Spec No. :DS86-2013-0008 Effective Date: 03/14/2020 **Revision: C** **LITE-ON DCC** RELEASE BNS-OD-FC001/A4 Spec No.: Final DS Issue Date: 13/03/2019 **Revision: V1.2** **LITE-ON ENG** **RELEASED** **BNS-OD-** # LITE-ON Technology Corp. / Optoelectronics LITE-ON SINGAPORE PTE LTD 151 Lorong Chuan, #03-03, New Tech Park 556741, Singapore. Tel: +65-63490918 Fax: +65-63490910 http://www.liteon.com/opto ### 1. Description The LTR-659PS-01 is a low voltage I<sup>2</sup>C digital proximity sensor [PS] with built-in emitter, in a single miniature chipled lead-free surface mount package. With built-in infrared emitter, LTR-659PS-01 offers the feature to detect object at a user configurable distance. The sensor supports an interrupt feature that removes the need to poll the sensor for a reading which improves system efficiency. The sensor also supports several features that help to minimize the occurrence of false triggering. This CMOS design and factory-set one time trimming capability ensure minimal sensor-to-sensor variations for ease of manufacturability to the end customers. #### 2. Features - I2C interface (Fast Mode @ 400kbit/s) - Ultra-small ChipLED package - Built-in temperature compensation circuit - Low active power consumption with standby mode - Supply voltage range from 2.4V to 3.6V capable of 1.7V logic voltage - Operating temperature range from -30°C to +70°C - RoHS and Halogen free compliant - Built-in LED driver, emitter and detector - Programmable LED drive settings - 11-bit effective resolution - High ambient light suppression ### 3. Applications To control display backlight in - Mobile Devices: Mobile phone, PDA - Computing Devices: Notebook PC, Desktop Monitor - Consumer Devices: LCD/PDP TV backlight systems, Cameras, Personal Navigation Device, Digital Photo Frame - Dashboard ### 4. Ordering Information | Part Number | Packaging Type | Package | Quantity | |--------------|----------------|------------------------|----------| | LTR-659PS-01 | Tape and Reel | 8-pins chipled package | 8000 | ### 5. Outline Dimensions ### Notes: 1. All dimensions are in millimeters. Part No. : LTR-659PS-01 BNS-OD-FC002/A4 ### 6. Functional Block Diagram ### 7. Application Circuit ### **I/O Pins Configuration Table** | Pin | I/O Type | Symbol | Description | |-----|----------|--------|-------------------------------------------------------------------------| | 1 | I/O | SDA | I <sup>2</sup> C serial data. This pin is an open drain input / output. | | 2 | 0 | INT | Level Interrupt Pin. This pin is an open drain output. | | 3 | I | LDR | LED Driver for proximity emitter. This pin is an open drain input. | | 4 | 0 | LED K | LED Cathode. Connect to LDR pin if using internal LED driver circuit. | | 5 | I | LED A | LED Anode. Connect to VDD or VBAT on PCB | | 6 | | GND | Ground | | 7 | I | SCL | I <sup>2</sup> C serial clock. This pin is an open drain input. | | 8 | | VDD | Power Supply Voltage | ### **Recommended Application Circuit Components** | Component | Recommended Value | | | | | |-------------------|-------------------------------|--|--|--|--| | Rp1, Rp2, Rp3 [1] | 1 k $\Omega$ to 10 k $\Omega$ | | | | | | C1, C2 | 1uF ± 20%, X7R Ceramic | | | | | ### 8. Ratings and Specifications **Absolute Maximum Ratings at Ta = 25°C** | Parameter | Symbol | Rating | Unit | |-------------------------------------------------------------------|------------------|-------------|------| | Supply Voltage | VDD | 3.8 | V | | Digital Voltage Range | SCL, SDA, INT | -0.5 to 3.8 | V | | Digital Output Current | SCL, SDA, INT | -1 to 20 | mA | | Storage Temperature | T <sub>stg</sub> | -40 to 100 | °C | | Electrostatic Discharge Protection (Human Body Model JESD22-A114) | $V_{HBM}$ | 2000 | V | | Electrostatic Discharge Protection (Charge Device Model) | V <sub>CDM</sub> | 500 | V | Note: Exceeding these ratings could cause damage to the sensor. All voltages are with respect to ground. Currents are positive into, negative out of the specified terminal. ### **Recommended Operating Conditions** | Description | Symbol | Min. | Тур. | Max. | Unit | |------------------------------------|------------------|------|------|------|------| | Supply Voltage | VDD | 2.4 | | 3.6 | V | | LED Supply Voltage | VLED | 2.5 | | 4.35 | V | | Interface Bus Power Supply Voltage | V <sub>IO</sub> | 1.7 | | 3.6 | V | | Operating Temperature | T <sub>ope</sub> | -30 | | 70 | °C | ### **Electrical & Optical Specifications** All specifications are at VDD = 3.0V, $T_{ope} = 25$ °C, unless otherwise noted. | Parameter | Min. | Тур. | Max. | Unit | Condition | |--------------------------|------|------|------|------|--------------------------------------| | Active Supply Current | | | 250 | uA | Active Mode, T <sub>ope</sub> = 25°C | | Standby Current | | | 5 | uA | Standby / Sleep Mode | | Initial Startup Time | 60 | 100 | 1000 | ms | (Note 1) | | Wakeup Time from Standby | | | 10 | ms | (Note 1) | | Leakage Current | -5 | | 5 | uA | SDA,SCL,INT pins | ### **Proximity Sensor** | Parameter | Min. | Тур. | Max. | Unit | Condition | |---------------------------|------|------|------|--------|-----------------------------------| | Full Scale ADC Count | | | 2047 | count | | | Peak Sensitivity | 840 | 855 | 870 | nm | | | Detection Distance | 20 | | | mm | 100mA, 4 pulses, 18% Gray<br>Card | | Ambient Light Suppression | | | 50k | lux | Direct sunlight | | LED Pulse Count | 1 | | 15 | pulses | | | LED Pulse Frequency | 30k | | 100k | Hz | Increment of 10k Hz | | LED Duty Cycle | 25 | | 100 | % | Increment of 25% | | LED Peak Current | | 5 | | mA | LED Peak Current = 000 | | | | 10 | | mA | LED Peak Current = 001 | | | | 20 | | mA | LED Peak Current = 010 | | | | 50 | | mA | LED Peak Current = 011 | | | | 100 | | mA | LED Peak Current = 1XX | | Optical Rise / Fall Time | 100 | | | ns | | #### **Notes:** ### 1. Startup Sequence #### **LUX Formula** Refer to Appendix A #### **AC Electrical Characteristics** All specifications are at VBus = 1.8V, $T_{ope} = 25$ °C, unless otherwise noted. | Parameter | Symbol | Min. | Max. | Unit | |---------------------------------------------------------------------------------------------|---------------|------|------|------| | SCL clock frequency | $f_{\it SCL}$ | 1 | 400 | kHz | | Bus free time between a STOP and START condition | $t_{\it BUF}$ | 1.3 | | us | | Hold time (repeated) START condition. After this period, the first clock pulse is generated | $t_{HD;STA}$ | 0.6 | | US | | LOW period of the SCL clock | $t_{LOW}$ | 1.3 | | us | | HIGH period of the SCL clock | $t_{HIGH}$ | 0.6 | | us | | Set-up time for a repeated START condition | $t_{SU;STA}$ | 0.6 | | us | | Set-up time for STOP condition | $t_{SU;STO}$ | 0.6 | | us | | Rise time of both SDA and SCL signals | $t_r$ | 30 | 300 | ns | | Fall time of both SDA and SCL signals | $t_f$ | 30 | 300 | ns | | Data hold time | $t_{HD;DAT}$ | 0.3 | 0.9 | us | | Data setup time | $t_{SU;DAT}$ | 100 | | ns | | Pulse width of spikes which must be suppressed by the input filter | $t_{SP}$ | 0 | 50 | ns | Definition of timing for I<sup>2</sup>C bus ### 9. Principles of Operation #### I<sup>2</sup>C Protocols · I<sup>2</sup>C Write Protocol (type 1): · I<sup>2</sup>C Write Protocol (type 2): · I<sup>2</sup>C Read Protocol: · I2C Read (Combined format) Protocol: | Р | Stop condition | | | |---|-----------------------|---|-------------------| | W | Write (0 for writing) | R | Read (1 for read) | | | Slave-to-master | | Master-to-Slave | #### I<sup>2</sup>C Slave Address The 7 bits slave address for this sensor is 0x23H. A read/write bit should be appended to the slave address by the master device to properly communicate with the sensor. | I <sup>2</sup> C Slave Address | | | | | | | | | | |--------------------------------|---------|------|------|------|------|------|------|------|-------| | Command | (0x23H) | | | | | | | W/R | | | Туре | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | value | | Write | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0x46H | | Read | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0x47H | ### **Register Set** | Address | R/W | Register Name | Description | Reset Value | |---------|-----|---------------|------------------------------------------|-------------| | 0x80 | R/W | SW_RESET | SW reset | 0x00 | | 0x81 | R/W | PS_CONTR | PS operation mode control | 0x00 | | 0x82 | R/W | PS_LED | PS LED setting | 0x7F | | 0x83 | R/W | PS_N_PULSES | PS number of pulses | 0x01 | | 0x84 | R/W | PS_MEAS_RATE | PS measurement rate in active mode | 0x02 | | 0x85 | R/W | RESERVED | Reserved | 0x03 | | 0x86 | R | PART_ID | Part Number ID and Revision ID | 0x92 | | 0x87 | R | MANUFAC_ID | Manufacturer ID | 0x05 | | 0x88 | R | RESERVED | Reserved | 0x00 | | 0x89 | R | RESERVED | Reserved | 0x00 | | 0x8A | R | RESERVED | Reserved | 0x00 | | 0x8B | R | RESERVED | Reserved | 0x00 | | 0x8C | R | PS_STATUS | PS new data status | 0x00 | | 0x8D | R | PS_DATA_0 | PS measurement data, lower byte | 0x00 | | 0x8E | R | PS_DATA_1 | PS measurement data, upper byte | 0x00 | | 0x8F | R/W | INTERRUPT | Interrupt settings | 0x00 | | 0x90 | R/W | PS_THRES_UP_0 | PS interrupt upper threshold, lower byte | 0xFF | Part No. : LTR-659PS-0 BNS-OD-FC002/A4 | 0x91 | R/W | PS_THRES_UP_1 | PS interrupt upper threshold, upper byte | 0x07 | |------|-----|-------------------|------------------------------------------|------| | 0x92 | R/W | PS_THRES_LOW_0 | PS interrupt lower threshold, lower byte | 0x00 | | 0x93 | R/W | PS_THRES_LOW_1 | PS interrupt lower threshold, upper byte | 0x00 | | 0x94 | R/W | PS_OFFSET_1 | PS offset, upper byte | 0x00 | | 0x95 | R/W | PS_OFFSET_0 | PS offset, lower byte | 0x00 | | 0x97 | R/W | RESERVED | Reserved | 0xFF | | 0x98 | R/W | RESERVED | Reserved | 0xFF | | 0x99 | R/W | RESERVED | Reserved | 0x00 | | 0x9A | R/W | RESERVED | Reserved | 0x00 | | 0x9E | R/W | INTERRUPT PERSIST | PS Interrupt persist setting | 0x00 | #### Notes: - 1) When reading PS data registers, read sequence should always be from lower address to higher address (i.e. read 0x8D first, then read 0x8E). - 2) When setting of INTERRUPT register (address 0x8F) is necessary, it should be done BEFORE the device is in Active mode. - 3) Reserved registers should not be written with any value other than its default value. #### SW\_RESET Register (0x80) The SW\_RESET register controls the software (SW) reset for the sensor. | 0x80 | SW_RESET (default = 0x00) | | | | | | | | | | |------|---------------------------|----|----------|----------|----|----|----|----|--|--| | | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | | | | SW Reset | Reserved | | | | | | | | Field | Bits | Default | Туре | Descriptio | n | |----------|------|---------|------|------------|--------------------------------------------------------| | Reserved | 7:2 | 000000 | | | | | | | | | 0 | Initial start-up procedure is NOT started (default) | | SW reset | 1 | 0 | RW | 1 | Initial start-up procedure is started, bit has default | | | | | | ' | value of 0 after start-up | | Reserved | 0 | 0 | RW | 0 | Reserved | ### PS\_CONTR Register (0x81) The PS\_CONTR register controls the PS operation modes. The PS sensor can be set to either standby mode or active mode. At either of these modes, the I<sup>2</sup>C circuitry is always active. The default mode after power up is standby mode. During standby mode, there is no PS measurement performed but I<sup>2</sup>C communication is allowed to enable read/write to all the registers. PS Gain controls the gain setting for the PS sensor. PS Saturation Indicator Enable bit is used for enabling the saturation indicator in Bit 7 of PS\_DATA register (0x8E). | 0x81 | | | Р | S_CONTR (c | lefault = 0x00 | 0) | | | | | |------------------|------|---------|-----------------------------------------|------------|-----------------------------|------------------------------|----|--------|--|--| | | В7 | В6 | B5 | B4 | B4 B3 B2 | | B1 | В0 | | | | | Rese | erved | PS<br>Saturation<br>Indicator<br>Enable | Reserved | PS | PS Gain | | Mode . | | | | Field | Bits | Default | Туре | Descripti | on | | | | | | | Reserved | 7:6 | 00 | | | Must be 0 | | | | | | | PS<br>Saturation | | | | 0 | Saturation | Saturation indicator disable | | | | | | Indicator Enable | 5 | 0 | R/W | 1 | Saturation indicator enable | | | | | | | Reserved | 4 | 0 | | | Must be 0 | Must be 0 | | | | | | | | | | 00 | X16 (defau | ult) | | | | | | PS Gain | 3:2 | 00 | RW | 10 | X32 | | | | | | | | | | | X1 | X64 | | | | | | | | | | | 00 | Stand-by mode (default) | | | | | | | PS Mode | 1:0 | 00 | RW | 01 | Stariu-by i | node (deiduit | ) | | | | | r 3 wode | 1.0 | 00 | IXVV | 10 | | | | | | | | | | | | 11 | 11 Active mode | | | | | | ### PS\_LED Register (0x82) The PS\_LED register controls the LED pulse modulation frequency, LED current duty cycle and LED peak current. | 0x82 | PS_LED (default = 0x7F) | | | | | | | | | | | |------|-------------------------|-------------------------|--|--------|----------|----|--------------|-----|--|--|--| | | В7 | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | | LED Pulse Frequency | | | LED Du | ty Cycle | LE | D Peak Curre | ent | | | | | Field | Bits | Default | Туре | Descrip | tion | |-----------------------|------|---------|------|---------|----------------------------------------------| | | | | | 000 | LED pulse period = 30kHz | | | | | | 001 | LED pulse period = 40kHz | | LED pulse | | | | 010 | LED pulse period = 50kHz | | LED pulse Modulation | 7:5 | 011 | RW | 011 | LED pulse period = 60kHz (default) | | Frequency | 7.5 | 011 | INVV | 100 | LED pulse period = 70kHz | | rrequericy | | | | 101 | LED pulse period = 80kHz | | | | | | 110 | LED pulse period = 90kHz | | | | | | 111 | LED pulse period = 100kHz | | | | 11 | | 00 | DUTY = 25% | | LED Current | 4:3 | | RW | 01 | DUTY = 50% | | DUTY | 4.3 | | | 10 | DUTY = 75% | | | | | | 11 | DUTY = 100% (default) | | | | | | 000 | LED pulsed current level = 5mA | | | | | | 001 | LED pulsed current level = 10mA | | | | | | 010 | LED pulsed current level = 20mA | | LED current | 2:0 | 111 | RW | 011 | LED pulsed current level = 50mA | | LED CUITEIN | 2.0 | | IXVV | 100 | | | | | | | 101 | LED pulsed current level = 100mA (default) | | | | | | 110 | LED puised current level = Toothia (delauit) | | | | | | 111 | | ### PS\_N\_Pulses Register (0x83) The PS\_N\_Pulses register controls the number of LED pulses to be emitted. | 0x83 | PS_N_Pulses (default = 0x01) | | | | | | | | | | | |------|------------------------------|------|-------|--|-----------------|--|--|--|--|--|--| | | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | | | | Rese | erved | | LED Pulse Count | | | | | | | | Field | Bits | Default | Туре | Description | | | | | |--------------|------|---------|------|-------------------------------------------|--------------------------------|--|--|--| | | 7:4 | 0000 | RW | 0000 (default) RESERVED (Write only 0000) | | | | | | | | | | 0000 | RESERVED | | | | | | | | | 0001 | Number of pulses = 1 (default) | | | | | | | | | 0010 | Number of pulses = 2 | | | | | | | | | 0011 | Number of pulses = 3 | | | | | | | | | 0100 | Number of pulses = 4 | | | | | | | | DW | 0101 | Number of pulses = 5 | | | | | PS number of | | | | 0110 | Number of pulses = 6 | | | | | LED pulses | 3:0 | 0001 | | 0111 | Number of pulses = 7 | | | | | | 3.0 | 0001 | RW | 1000 | Number of pulses = 8 | | | | | | | | | 1001 | Number of pulses = 9 | | | | | | | | | 1010 | Number of pulses = 10 | | | | | | | | | 1011 | Number of pulses = 11 | | | | | | | | | 1100 | Number of pulses = 12 | | | | | | | | | 1101 | Number of pulses = 13 | | | | | | | | | 1110 | Number of pulses = 14 | | | | | | | | | 1111 | Number of pulses = 15 | | | | ### PS\_MEAS\_RATE Register (0x84) The PS\_MEAS\_RATE register controls the timing of the periodic measurements of the PS in active mode. PS Measurement Repeat Rate is the interval between PS\_DATA registers update. | 0x84 | PS_MEAS_RATE (default = 0x02) | | | | | | | | | | | |------|-------------------------------|-------------------------|-------|--|----|-------------|--------------|-----|--|--|--| | | В7 | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | | | Rese | erved | | PS | S Measureme | ent Repeat R | ate | | | | | Field | Bits | Default | Туре | Descripti | on | |-------------|------|---------|------|-----------|-----------------| | Reserved | 7:4 | 0000 | | | | | | | | | 0000 | 50ms | | | | | | 0001 | 70ms | | | | | | 0010 | 100ms (default) | | PS | | | | 0011 | 200ms | | measurement | 3:0 | 0010 | RW | 0100 | 500ms | | rate | | | | 0101 | 1000ms | | | | | | 0110 | 3000ma | | | | | | 0111 | 2000ms | | | | | | 1XXX | 10ms | ### PART\_ID Register (0x86) (Read Only) The PART\_ID register defines the part number and revision identification of the sensor. | 0x86 | PART_ID (default = 0x92) | | | | | | | | | | | |------|--------------------------|-------------------------|---------|--|-------------|--|--|--|--|--|--| | | В7 | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | | | Part Nu | mber ID | | Revision ID | | | | | | | | Field | Bits | Default | Туре | Description | |----------------|------|---------|------|-------------| | Part Number ID | 7:4 | 1001 | R | | | Revision ID | 3:0 | 0010 | R | | #### MANUFAC\_ID Register (0x87) (Read Only) The MANUFAC\_ID register defines the manufacturer identification of the sensor. | 0x87 | | MANUFAC_ID (default = 0x05) | | | | | | | | | | | |------|----|-----------------------------|--|--|--|--|--|--|--|--|--|--| | | B7 | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | | | | Manufacturer ID | | | | | | | | | | | | Field | Bits | Default | Туре | Description | |-----------------|------|----------|------|-------------------------| | Manufacturer ID | 7:0 | 00000101 | R | Manufacturer ID (0x05H) | #### PS\_STATUS Register (0x8C) (Read Only) The PS\_STATUS register stores the information about interrupt status and PS data status. New data means data has not been read yet. When the measurement is completed and data is written to the data register, the data status bit will be set to logic 1. When the data register is read, the data status bit will be set to logic 0. Interrupt status determines if the PS interrupt criteria are met. It will check if the PS measurement data is outside of the range defined by the upper and lower threshold limits. | 0x8C | | PS_STATUS (default = 0x00) | | | | | | | | | | | |------|----|----------------------------|----|----|----|----|----|----|--|--|--|--| | | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | | | | | Reserved | | | | | | | | | | | Part No. : LTR-659PS-01 BNS-OD-FC002/A4 | Field | Bits | Default | Туре | Descripti | on | |----------------|------|---------|------|-----------|------------------------------------------| | Reserved | 7:2 | 000000 | | | | | PS interrupt | 4 | 0 | R | 0 | interrupt signal INACTIVE (default) | | status | 1 | 0 | | 1 | interrupt signal ACTIVE | | DC data atatus | 0 | 0 | D | 0 | OLD data (data already read), (default) | | PS data status | 0 | 0 | R | 1 | NEW data (first time data is being read) | #### PS\_DATA\_0 Register (0x8D / 0x8E) (Read Only) The PS ADC channel data are expressed as a 11-bit data spread over two registers. The PS\_DATA\_0 and PS\_DATA\_1 registers provide the lower and upper byte respectively. When the I<sup>2</sup>C read operation starts, both the registers are locked until the I<sup>2</sup>C read operation is completed. This will ensure that the data in the registers is from the same measurement even if an additional integration cycle ends during the read operation. New measurement data is stored into temporary registers and the PS\_DATA registers are updated as soon as there is no on-going I<sup>2</sup>C read operation. PS Saturation Flag is used for monitoring the internal IC saturation. It will be flagged when the IC has reached saturation and not able to perform any further PS measurement. The PS Saturation Indicator Enable bit in PS\_CONTR Register (0x81) has to be enabled in order to use this feature. If it is not enable, the flag will always be indicated as 0. | 0x8D | PS_DATA_0 (default = 0x00) | | | | | | | | | | |------|----------------------------|-------------------------|--|-------|--------|--|--|--|--|--| | | B7 | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | | | | PS Da | ta Low | | | | | | | 0x8E | PS_DATA_1 (default = 0x00) | | | | | | | | | | |------|----------------------------|----|------|-------|----|----|--------------|----|--|--| | | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | | | PS<br>Saturation<br>Flag | | Rese | erved | | ı | PS Data High | 1 | | | | Field | Address | Bits | Default | Туре | | Description | |--------------------|---------|------|----------|------|---|------------------------| | PS Data, Low | 0x8D | 7:0 | 00000000 | R | | PS ADC lower byte data | | PS Saturation Flag | 0x8E | 7 | 0 | R | 0 | PS not saturated | | PS Saturation Flag | UXOE | 7 | 0 | K | 1 | PS saturated | | Reserved | 0x8E | 6:3 | 00000 | | | | | PS Data, High | 0x8E | 2:0 | 000 | R | | PS ADC upper byte data | ### **INTERRUPT Register (0x8F)** The INTERRUPT register controls the operation of the interrupt pin and functions. When the Interrupt Mode is set to 00, the INT output pin 2 is inactive / disabled and will not trigger any interrupt. However at this condition, the PS\_STATUS register will still be updated. Note that when this register is to be set with values other than its default values, it should be set before device is in Active mode. | 0x8F | | INTERRUPT (default = 0x00) | | | | | | | | | | |------|----|----------------------------|----------|-----------------------|----------|-------------------|--|--|--|--|--| | | В7 | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | | | | Reserved | Interrupt<br>Polarity | Reserved | Interrupt<br>Mode | | | | | | | Field | Bits | Default | Туре | Description | | | | | | |----------------|------|---------|------|-------------|-------------------------------------------------------------|--|--|--|--| | Reserved | 7:3 | 00000 | | | | | | | | | Interrupt | 2 | 0 | RW | 0 | INT pin is considered active when it is a logic 0 (default) | | | | | | Polarity | | | | 1 | INT pin is considered active when it is a logic 1 | | | | | | Reserved | 1 | 0 | | | | | | | | | | | | | 0 | Interrupt pin is INACTIVE / high impedance state | | | | | | Interrupt mode | 0 | 0 | RW | U | (default) | | | | | | | | | | 1 | Only PS measurement can trigger interrupt | | | | | #### PS\_THRES Register (0x90 / 0x91 / 0x92 / 0x93) The PS\_THRES\_UP and PS\_THRES\_LOW registers determines the upper and lower limit of the interrupt threshold value respectively. These two values form a range and the interrupt function compares if the measurement value in PS\_DATA registers is inside or outside the range. The interrupt function is active if the measurement data is outside the range defined by the upper and lower limits. The data format for PS\_THRES must be the same as PS\_DATA registers. | 0x90 | PS_THRES_UP_0 (default = 0xFF) | | | | | | | | | | | |------|--------------------------------|-------------------------|--|--|--|--|--|--|--|--|--| | | В7 | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | | | PS Upper Threshold Low | | | | | | | | | | | 0x91 | | PS_THRES_UP_1 (default = 0x07) | | | | | | | | | | |------|----|--------------------------------|-------|-------------|---------|--|--|--|--|--|--| | | B7 | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | | | | PS Up | per Thresho | ld High | | | | | | | | 0x92 | | PS_THRES_LOW _0 (default = 0x00) | | | | | | | | | | |------|----|----------------------------------|--|--|--|--|--|--|--|--|--| | | В7 | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | | | PS Lower Threshold Low | | | | | | | | | | | 0x93 | | PS_THRES_LOW_1 (default = 0x00) | | | | | | | | | | |------|----|----------------------------------|--|--|--|--|--|--|--|--|--| | | В7 | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | | | Reserved PS Lower Threshold High | | | | | | | | | | | Field | Address | Bits | Default | Туре | Description | |--------------------------|---------|------|----------|------|------------------------------------------------| | PS Upper Threshold Low | 0x90 | 7:0 | 11111111 | RW | PS upper threshold lower byte | | Reserved | 0x91 | 7:3 | 00000 | | Reserved | | PS Upper Threshold High | 0x91 | 2:0 | 111 | RW | PS upper threshold upper byte | | PS lower threshold, Low | 0x92 | 7:0 | 00000000 | RW | PS lower interrupt threshold value, lower byte | | Reserved | 0x93 | 7:3 | 00000 | | Reserved | | PS lower threshold, High | 0x93 | 2:0 | 000 | RW | PS lower interrupt threshold value, upper byte | ### PS\_OFFSET Register (0x94 / 0x95) The PS\_OFFSET register defines the offset compensation value for proximity offsets caused by device variations, optical crosstalk and other environment factors. This value will be used and cancelled from the original PS raw data such that the data in PS\_DATA register (0x8D and 0x8E) are the compensated value. | 0x94 | PS_OFFSET_1 (default = 0x00) | | | | | | | | | |------|------------------------------|-------------------------|--------------|----------------|--|--|--|--|--| | | В7 | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | | PS O<br>High | ffset,<br>byte | | | | | | | 0x95 | PS_OFFSET_0 (default = 0x00) | | | | | | | | | |------|------------------------------|--|--|--|--|--|--|--|--| | | B7 B6 B5 B4 B3 B2 B1 B0 | | | | | | | | | | | PS Offset, Low byte | | | | | | | | | ### **INTERRUPT PERSIST Register (0x9E)** The INTERRUPT PERSIST register controls the N number of times the measurement data is outside the range defined by the upper and lower threshold limits before asserting the interrupt. | 0x9E | INTERRUPT PERSIST (default = 0x00) | | | | | | | | | |------|------------------------------------|------|--------|--|--|------|-------|----|--| | | B7 B6 B5 B4 B3 B2 | | | | | | B1 | В0 | | | | | PS P | ersist | | | Rese | erved | | | | Field | Bits | Default | Туре | Description | | | |-------------|------|---------|------|-------------|-------------------------------------------------|--| | | | | | 0000 | Every PS value out of threshold range (default) | | | DC marraint | 7.4 | 0000 | | 0001 | 2 consecutive PS values out of threshold range | | | PS persist | 7:4 | 0000 | RW | | | | | | | | | 1111 | 16 consecutive PS values out of threshold range | | | Reserved | 3:0 | 0000 | RW | | | | ### 10. Device Operation(using Interrupt) Below flow diagram illustrates the LTR-659PS operation involving the use of Thresholds and Interrupts. ### 11. Pseudo Codes Examples ``` Control Registers ``` ``` // The Control Registers define the operating modes and gain settings of the PS of LTR-659. // Default settings are 0x00 for both registers (both in Standby mode). Slave\_Addr = 0x23 // Slave address of LTR-659 device // Enable PS // PS_CONTR register Register_Addr = 0x81 Command = 0x03 // Gain = 16 // For Gain = 32, Command = 0x0B // For Gain = 64, Command = 0x0F WriteByte(Slave_Addr, Register_Addr, Command) PS LED Registers // The PS LED Registers define the LED pulse modulation frequency, duty cycle and peak current. // Default setting is 0x7F (60kHz, 100%, 100mA). Slave Addr = 0x23 // Slave address of LTR-659 device // Set LED Pulse Freq 30kHz (duty cycle 100%, peak curr 100mA) Register_Addr = 0x82 // PS_LED register Command = 0x1F // Pulse Freq = 30kHz, (duty cyc 100%, peak curr 100mA) // For Pulse Freq = 40kHz, (100%, 100mA), Command = 0x3F // For Pulse Freq = 50kHz, (100%, 100mA), Command = 0x5F // For Pulse Freq = 60kHz, (100%, 100mA), Command = 0x7F // For Pulse Freq = 70kHz, (100%, 100mA), Command = 0x9F // For Pulse Freq = 80kHz, (100%, 100mA), Command = 0xBF // For Pulse Freq = 90kHz, (100%, 100mA), Command = 0xDF // For Pulse Freq = 100kHz, (100%, 100mA), Command = 0xFF WriteByte(Slave_Addr, Register_Addr, Command) // Set LED Duty Cycle 25% (pulse freq 60kHz, peak curr 100mA) Register_Addr = 0x82 // PS_LED register Command = 0x67 // Duty Cycle = 25%, (pulse freq 60kHz, peak curr 100mA) // For Duty Cycle = 50%, (60kHz, 100mA), Command = 0x6F // For Duty Cycle = 75%, (60kHz, 100mA), Command = 0x77 // For Duty Cycle = 100%, (60kHz, 100mA), Command = 0x7F WriteByte(Slave_Addr, Register_Addr, Command) // Set LED Peak Current 5mA (pulse freq 60kHz, duty cycle 100%) // PS_LED register Register_Addr = 0x82 Command = 0x78 // Peak Current = 5mA, (pulse freq 60kHz, duty cyc 100%) // For Peak Current = 10mA, (60kHz, 100%), Command = 0x79 // For Peak Current = 20mA, (60kHz, 100%), Command = 0x7A // For Peak Current = 50mA, (60kHz, 100%), Command = 0x7B WriteByte(Slave_Addr, Register_Addr, Command) ``` Part No.: LTR-659PS-01 BNS-OD-FC002/A4 #### **PS Measurement Rate Register** // The PS\_MEAS\_RATE register controls the PS measurement rate. // Default setting of the register is 0x02 (repeat rate 100ms) Slave\_Addr = 0x23 // Slave address of LTR-659 device // Set PS Repeat Rate 50ms Register\_Addr = 0x84 // PS\_MEAS\_RATE register Command = 0x00 // Meas rate = 50ms // For Meas rate = 500ms, Command = 0x04 WriteByte(Slave\_Addr, Register\_Addr, Command) #### **PS Status Register (Read Only)** // The PS\_STATUS Register contains the information on Interrupt, and PS data availability status. // This register is read only. Slave\_Addr = 0x23 // Slave address of LTR-659 device // Read back Register Register\_Addr = 0x8C // PS\_STATUS register address ReadByte(Slave\_Addr, Register\_Addr, Data) Interrupt\_Status = Data & 0x02 // Interrupt\_Status = 2(decimal) → PS Interrupt NewData\_Status = Data & 0x01 // NewData\_Status = 1(decimal) → PS New Data #### **PS Data Registers (Read Only)** // The PS Data Registers contain the ADC output data. // These registers should be read as a group, with the lower address being read first. Slave\_Addr = 0x23 // Slave address of LTR-659 device // Read back PS\_DATA registers Register\_Addr = 0x8D // PS\_DATA low byte address ReadByte(Slave\_Addr, Register\_Addr, Data0) Register\_Addr = 0x8E // PS\_DATA high byte address ReadByte(Slave\_Addr, Register\_Addr, Data1) #### **Interrupt Registers** // The Interrupt register controls the operation of the interrupt pins and function. // The default value for this register is 0x08 (Interrupt inactive) Slave\_Addr = 0x23 // Slave address of LTR-659 device BNS-OD-FC002/A4 WriteByte(Slave\_Addr, PS\_Low\_Threshold\_Reg\_0, Data0) WriteByte(Slave\_Addr, PS\_Low\_Threshold\_Reg\_1, Data1) ### OPTICAL SENSOR LTR-659PS-01 ``` // Set Interrupt Polarity for Active Low, PS trigger Register_Addr = 0x8F // Interrupt Register address Command = 0x031 // Interrupt is Active Low, PS can trigger // For Active High Interrupt, ONLY PS trigger, Command = 0x05 WriteByte(Slave_Addr, Register_Addr, Command) PS Threshold Registers // The PS THRES UP and PS THRES LOW registers determines the upper and // lower limit of the interrupt threshold value. // Following example illustrates the setting of the PS threshold window of // decimal values of 200 (lower threshold) and 1000 (upper threshold) Slave\_Addr = 0x23 // Slave address of LTR-659 device // Upper Threshold Setting (decimal 1000) PS_Upp_Threshold_Reg_0 = 0x90 // PS Upper Threshold Low Byte Register address PS_Upp_Threshold_Reg_1 = 0x91 // PS Upper Threshold High Byte Register address Data1 = 1000 >> 8 // To convert decimal 1000 into two eight bytes register values Data0 = 1000 & 0xFF WriteByte(Slave_Addr, PS_Upp_Threshold_Reg_0, Data0) WriteByte(Slave_Addr, PS_Upp_Threshold_Reg_1, Data1) // Lower Threshold Setting (decimal 200) PS Low Threshold Reg 0 = 0x92 // PS Lower Threshold Low Byte Register address PS_Low_Threshold_Reg_1 = 0x93 // PS Lower Threshold High Byte Register address Data1 = 200 >> 8 // To convert decimal 200 into two eight bytes register values Data0 = 200 & 0xFF ``` Part No.: LTR-659PS-01 BNS-OD-FC002/A4 ### 12. Recommended Leadfree Reflow Profile | Process Zone | Symbol | ΔΤ | Maximum ∆T/∆time or Duration | | |----------------------------------------------|-------------|----------------|------------------------------|--| | Heat Up | P1, R1 | 25°C to 150°C | 3°C/s | | | Solder Paste Dry | P2, R2 | 150°C to 200°C | 100s to 180s | | | Solder Reflow | P3, R3 | 200°C to 260°C | 3°C/s | | | Solder Reliow | P3, R4 | 260°C to 200°C | -6°C/s | | | Cool Down | P4, R5 | 200°C to 25°C | -6°C/s | | | Time maintained above liquidus point , 217°C | | > 217°C | 60s to 90s | | | Peak Temperature | | 260°C | - | | | Time within 5°C of actual Peak | Temperature | > 255°C | 20s | | | Time 25°C to Peak Temperatu | re | 25°C to 260°C | 8mins | | It is recommended to perform reflow soldering no more than twice. Part No. : LTR-659PS-01 BNS-OD-FC002/A4 ### 13. Moisture Proof Packaging All LTR-659PS-01 are shipped in moisture proof package. Once opened, moisture absorption begins. This part is compliant to JEDEC J-STD-033A Level 3. #### Time from Unsealing to Soldering After removal from the moisture barrier bag, the parts should be stored at the recommended storage conditions and soldered within seven days. When the moisture barrier bag is opened and the parts are exposed to the recommended storage conditions for more than seven days, the parts must be baked before reflow to prevent damage to the parts. #### **Recommended Storage Conditions** | Storage Temperature | 10°C to 30°C | |---------------------|--------------| | Relative Humidity | Below 60% RH | #### **Baking Conditions** | Package | Temperature | Time | |----------|-------------|----------| | In Reels | 60°C | 48 hours | | In Bulk | 100°C | 4 hours | Baking should only be done once. Part No. : LTR-659PS-0 BNS-OD-FC002/A4 # 14. Recommended Land Pattern and Metal Stencil Aperture ### **Recommended Land Pattern** #### Note: 1. All dimensions are in millimeters #### **Recommended Metal Stencil Aperture** It is recommended that the metal stencil used for solder paste printing has a thickness (t) of 0.11mm (0.004 inches / 4 mils) or 0.127mm (0.005 inches / 5 mils). The stencil aperture opening is recommended to be 0.72mm x 0.60mm which has the same dimension as the land pattern. This is to ensure adequate printed solder paste volume and yet no shorting. #### Note: 1. All dimensions are in millimeters Part No.: LTR-659PS-01 BNS-OD-FC002/A4 ### 15. Package Dimension for Tape and Reel ### Note: 1. All dimensions are in millimeters #### Notes: - 1. All dimensions are in millimeters (inches) - 2. Empty component pockets sealed with top cover tape - 3. 13 inch reel 8000 pieces per reel - 4. In accordance with ANSI/EIA 481-1-A-1994 specifications. ### **Revision Table:** | Version | Update | Page | Date | |---------|------------------------------------------|----------|-------------| | | | | | | | | | | | 1.0 | Datasheet as created | Total 31 | 01-Feb-2014 | | 1.1 | Add leakage current for SCL,SDA,INT pins | Page 6 | 28-Mar-2018 | | 1.2 | Added ESD specs | Page 6 | 13-Mar-2019 |