

## **IQS228AS/B DATASHEET**

Single channel capacitive proximity and touch controller

The ProxSense<sup>®</sup> **IQS228AS/B** is a single channel self-capacitive sensor with Dynamic Calibration (DYCAL™) to allow for sensor drift during prolonged activation.

#### **Features**

- > 1 Self capacitive channel
- > DYCAL™: Intelligent Hysteresis
- > Proximity and Touch outputs
- > Automatic Tuning
- > Internal Reference Capacitor
- > Minimum external components
- > 1-Wire data streaming
- > I<sup>2</sup>C Debug option
- > User selectable options (OTP):
- > Ext sync control or Ext filter control
- > I/O Sink or Source selection
- > Time-out for stuck key
- > Proximity and Touch sensitivity selections
- > Low Power modes
- > Low power mode 2.5µA
- > Supply voltage: 1.8V to 3.6V

## **Applications**

- > Proximity sensors
- > SAR detection for Tablets
- > On-ear detection for mobile phones
- > 3D glasses
- > Personal Media Players
- > White goods and appliances
- > Human Interface Devices
- Proximity activated backlighting

## **Available Options**

| T <sub>A</sub> | TSOT23-6 | WLCSP-8 | DFN-6   |
|----------------|----------|---------|---------|
| -20°C to 85°C  | IQS228AS | -       | -       |
| -40°C to 85°C  | IQS228B  | IQS228B | IQS228B |







## **Contents**

| QS228AS/B DATASHEET                                             | 1  |
|-----------------------------------------------------------------|----|
| 1 OVERVIEW                                                      | 5  |
| 1.1 Device                                                      | 5  |
| 1.2 Operation                                                   | 5  |
| 1.3 Applicability                                               | 5  |
| 2 PACKAGING AND PIN-OUT                                         | 6  |
| 2.1 IQS228AS/B                                                  | 6  |
| 2.1.1 Pin-out TSOT23-6                                          | _  |
| 2.1.2 Pin-out WLCSP-8                                           |    |
| 2.1.3 Pin-out DFN-6                                             |    |
| 2.2 SCHEMATIC                                                   |    |
| 2.2.1 TSOT23-6                                                  |    |
| 2.2.2 WLCSP-8                                                   | 10 |
| 2.2.3 DFN-6                                                     | 11 |
| 3 USER CONFIGURABLE OPTIONS                                     | 12 |
| 3.1 Configuring Devices                                         | 12 |
| 3.1.1 IQS228AS/B User Selectable Options                        |    |
| 4 MEASURING CAPACITANCE USING THE <i>CHARGE TRANSFER</i> METHOD | 15 |
| 5 DYCAL™ OPERATION                                              |    |
| 5 OPERATING PRINCIPLE                                           |    |
|                                                                 |    |
| 7 CONFIGURABLE SETTINGS                                         |    |
| 7.1 CTRL: EXTERNAL CONTROL                                      |    |
| 7.1.1 Charge Halt7.1.2 Halt LTA Filter                          |    |
| 7.1.3 Pulse on CTRL:                                            |    |
| 7.7.3 Fulse on CTRL.                                            |    |
| 7.3 RF Noise on IQS228AS/B                                      |    |
| 7.3.1 ND: RF Noise Detection                                    |    |
| 7.3.2 IQS228AS/B RF Noise Immunity                              |    |
| 7.4 Proximity Threshold                                         |    |
| 7.5 Touch Threshold                                             |    |
| 7.6 MULTIPLIERS                                                 |    |
| 7.7 CHARGE TRANSFER                                             | 19 |
| 7.8 TARGET COUNTS                                               | 19 |
| 7.9 ENABLE PARTIAL ATI                                          |    |
| 7.10 DYCAL TURBO                                                |    |
| 7.11 FILTER HALT                                                | 20 |
| 7.12 Low Power Modes                                            |    |
| 7.13 ZOOM                                                       |    |
| 8 STREAMING MODE                                                | 21 |
| 8.1 EVENT MODE                                                  | 22 |
| 8.2 I <sup>2</sup> C                                            |    |
| 9 AUTO TUNING IMPLEMENTATION (ATI)                              |    |
|                                                                 |    |
| 9.1 FULL ATI                                                    |    |
| 9.2 ATI TARGET                                                  |    |
| 9.3 ATI <sub>BASE</sub> : SIGNIFICANCE OF ATI BASE              | 23 |





| 9.4 SENSITIVITY DUE TO A I I             | 23 |
|------------------------------------------|----|
| 9.5 ATI Procedure                        | 23 |
| 10 DYCAL SPECIFIC SETTINGS               | 25 |
| 10.1 RELEASE THRESHOLD                   |    |
| 10.2 INPUT ENABLE                        | 25 |
| 11 ELECTRICAL SPECIFICATIONS             | 26 |
| 11.1 ABSOLUTE MAXIMUM SPECIFICATIONS     |    |
| 11.2 GENERAL CHARACTERISTICS             |    |
| 11.3 Output Characteristics              |    |
| 11.4 PACKAGING INFORMATION               |    |
| 11.4.1 TSOT23-6                          |    |
| 11.4.3 DFN-6                             |    |
| 11.4.4 MSL Level                         |    |
| 12 DATASHEET AND PART-NUMBER INFORMATION | 32 |
| 12.1 Ordering Information                | 32 |
| 12.2 DEVICE MARKING – TOP                |    |
| 12.2.1 TSOT23-6 Package Markings         |    |
| 12.2.2 WLCSP-8 Package Markings          |    |
| 12.2.3 DFN-6 Package Markings            |    |
| 12.3 TAPE AND REEL SPECIFICATION         | 35 |
| APPENDIX A. MEMORY MAP                   | 36 |
| APPENDIX B. ERRATA                       | 40 |
| FILTER HALT TIMES                        | 40 |
| APPENDIX C. CONTACT INFORMATION          | 41 |





## **List of Abbreviations**

ATI Automatic Tuning Implementation

BP Boost Power Mode

CS Counts (Number of Charge Transfers)

C<sub>s</sub> Internal Reference Capacitor

DYCAL<sup>™</sup> Dynamic Calibration

EMI Electromagnetic Interference

ESD Electro-Static Discharge

FTB/EFT (Electrical) Fast Transient Bursts

GND Ground

HC Halt Charge

LP Low Power Mode
LTA Long Term Average

ND Noise Detect
THR Threshold
TM Touch Mode





#### 1 Overview

#### 1.1 Device

The IQS228AS/B is a single channel capacitive proximity and touch device which employs an internal voltage regulator and reference capacitor ( $C_s$ ).

The IQS228AS/B device has a dedicated pin(s) for the connection of a sense electrode(s) (Cx) and output pin(s) for proximity and touch events on OUT. The polarity of the output pins can be configured. A 1-wire open drain data streaming protocol OR I<sup>2</sup>C interface is implemented for debugging purposes.

Special device configuration can be done by setting one time programmable (OTP) options.

The device automatically tracks slow varying environmental changes via various signal processing algorithms and has an Automatic Tuning Implementation (ATI) algorithm to calibrate the device to the sense electrode.

DYCAL™ (Dynamic Calibration) is a special form of hysteresis that can track slow varying environmental change even while the sensor is in a touch state. This is ideal for portable applications.

The *charge transfer* method of capacitive sensing is employed on the IQS228AS/B. (The

charge transfer principle is thoroughly described in the application note: "AZD004 - Azoteg Capacitive Sensing".)

## 1.2 Operation

The device has been designed to be used in applications where proximity is required and touch conditions can prevail for an extended period of time which may result in uncompensated drift in conventional capacitive sensors.

A low threshold is used to detect the proximity of an object, with a higher threshold for touch detection.

Dynamic Calibration is performed when a TOUCH condition is detected for longer than  $t_{DYCAL}$ . The hysteresis algorithm will now check for the release condition of the touch, while still tracking environmental changes

## 1.3 Applicability

All specifications, except where specifically mentioned otherwise, provided by this datasheet are applicable to the following ranges:

> Temperature:

IQS228AS: -20°C to +85°C
 IQS228B: -40°C to +85°C
 Supply voltage (V<sub>DDHI</sub>): 1.8V to 3.6V





## 2 Packaging and Pin-Out

The IQS228AS/B is available in a TSOT23-6 package. the IQS228B is available in TSOT23-6, DFN-6 or WLCSP-8 package

#### 2.1 IQS228AS/B

## 2.1.1 Pin-out TSOT23-6



Figure 2.1:Pin-out of IQS228AS/B in the TSOT23-6 package.

Table 2.1: Pin-out description

#### IQS228AS/B in TSOT23-6

| Pin | Name      | Type                 | Function                                              |
|-----|-----------|----------------------|-------------------------------------------------------|
| 1   | OUT       | Digital Out          | Output                                                |
| 2   | GND       | Ground               | GND Reference                                         |
| 3   | CTRL / ND | Digital Input/Output | Control input or proximity output / ND pin            |
| 4   | VREG      | Analogue Output      | Internal Regulator Pin (Connect 1µF bypass capacitor) |
| 5   | VDDHI     | Supply Input         | Supply Voltage Input                                  |
| 6   | CX        | Analogue             | Sense Electrode                                       |





## 2.1.2 Pin-out WLCSP-8



Figure 2.2 IQS228B 8-pin WLCSP

Table 2.2 8 -pin WLCSP Pin-out Description

## IQS228B 8-pin WLCSP

| Pin | Name      | Туре                 | Function                                                                                                                                                                                                                  |
|-----|-----------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Сх        | Sense electrode      | Connect to conductive area intended for sensor                                                                                                                                                                            |
| 2   | OUT       | Digital Out          | Output                                                                                                                                                                                                                    |
| 3   | VREG      | Regulator output     | Requires external capacitor                                                                                                                                                                                               |
| 4   | VSS       | Signal GND           |                                                                                                                                                                                                                           |
| 5   | INPUT     | Digital Input        | Floating input during runtime. Recommended: Connect to POUT                                                                                                                                                               |
| 6   | POUT / ND | Digital Input/Output | Control input or proximity output / ND pin                                                                                                                                                                                |
| 7   | VDDHI     | Supply Input         | Supply Voltage Input                                                                                                                                                                                                      |
| 8   | PGM       | Configuration pin    | Connection for OTP programming. Floating input during runtime.  Recommended: Connect to OUT pin. Programming can still be performed using this pin, provided a diode is used. (See AZD026 – Configuration Tools Overview) |





## 2.1.3 Pin-out DFN-6



Figure 2.3: Pin-out of IQS228B in DFN-6 package.

Table 2.3:Pin-out description.

## IQS228B 6-pin DFN

| Pin | Name      | Туре                 | Function                                              |
|-----|-----------|----------------------|-------------------------------------------------------|
| 1   | OUT       | Digital Out          | Output                                                |
| 2   | GND       | Ground               | GND Reference                                         |
| 3   | CTRL / ND | Digital Input/Output | Control input or proximity output / ND pin            |
| 4   | VREG      | Analogue Output      | Internal Regulator Pin (Connect 1µF bypass capacitor) |
| 5   | VDDHI     | Supply Input         | Supply Voltage Input                                  |
| 6   | CX        | Analogue             | Sense Electrode                                       |



#### 2.2 Schematic

#### 2.2.1 TSOT23-6



Figure 2.4: Typical application reference schematic of IQS228AS/B. C2 &C3 are optional for added RF immunity.



Figure 2.5: IQS228AS/B output pin configuration for I2C debug operation, or driving LEDs (active high or low option available).

Where a system level ESD strike is found to cause the IC to go into ESD induced latch-up, it is suggested that the supply current to the IQS228 IC is limited by means of a series resistor that could limit the maximum supply current to the IC to <80mA.





#### 2.2.2 WLCSP-8





Figure 2.6 Typical application reference schematic of IQS228B WLCSP-8 Package. C2 &C3 are optional for added RF immunity.





#### 2.2.3 DFN-6



Figure 2.7 Typical application reference schematic of IQS228B DFN-6 Package. C2 &C3 are optional for added RF immunity.



Rit

### IQ Switch® ProxSense® Series



## 3 User Configurable Options

This section lists the user configurable settings.

The device is fully functional in its default state, but some applications may require alternative configuration settings. These settings are enabled by configuring One Time Programmable (OTP) user options.

Configuration can be done on packaged devices or in-circuit. In-circuit configuration may be limited by values of external components chosen.

Popular configurations are available ex-stock – please check with the local distributor for availability. Azoteq can supply pre-configured devices for large quantities.

## 3.1 Configuring Devices

Azoteq offers a Configuration Tool (CT210/20) and accompanying software (USBProg.exe) that can be used to program the OTP user options for prototyping purposes. More details regarding the configuration of the device with the USBProg program is explained by application note: "AZD007 – USBProg Overview" which can be found on the Azoteq website.

Alternative programming solutions for the IQS228AS/B also exist. For further enquiries regarding this, please contact Azoteq at ProxSenseSupport@azoteq.com or the local distributor

## 3.1.1 IQS228AS/B User Selectable Options

6

Table 3.1: IQS228AS/B Bank 0 User Selectable Options (0xC4H)

3

2

4

| ΒIT     | /                                                                                                                        | ь                                                        | 5            | 4                 | 3                 | 2                 | 1                 | U                 |
|---------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| Name    | IN_EN                                                                                                                    | REL <sub>THR</sub>                                       | LOGIC        | T <sub>THR2</sub> | T <sub>THR1</sub> | T <sub>THR0</sub> | P <sub>THR1</sub> | P <sub>THR0</sub> |
| bit 7   | IN_EN: Input<br>0 = Output (<br>1 = Input                                                                                |                                                          |              |                   | Š                 | Section 10.2      |                   |                   |
| bit 6   | <b>REL</b> <sub>THR</sub> : Re 0 = 75% 1 = 87%                                                                           | elease Thresh                                            | <u> </u>     | Section 10.1      |                   |                   |                   |                   |
| bit 5   | disabled)                                                                                                                | tput logic sele<br>e Open Drain<br>ligh                  | ` ,          | G mode is         | Section 7.2       |                   |                   |                   |
| bit 4-2 | T <sub>THR</sub> : Touch 000 = 72/25 001 = 4/256 010 = 8/256 011 = 24/25 100 = 48/25 101 = 96/25 110 = 128/2 111 = 160/2 | 5<br>5<br>5<br>5<br>5<br>6<br>6<br>6<br>6<br>2<br>5<br>6 | elections    |                   |                   | Section 7.5       |                   |                   |
| bit 1-0 | <b>P</b> <sub>THR</sub> : Proxir 00 = 4 01 = 2 10 = 8 11 = 16                                                            | mity Thresholo                                           | d Selections |                   |                   | Section 7.4       |                   |                   |





## Table 3.2: User Selectable Configuration Options: Bank 1 – Full ATI (0xC5H)

| t <sub>HALT1</sub>             | t <sub>HALTO</sub>                                                                                                     | ~    | ~ | TURBO      | BASE <sub>2</sub> | BASE₁ | BASE <sub>0</sub> |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------|------|---|------------|-------------------|-------|-------------------|
| bit 7                          |                                                                                                                        |      |   |            |                   |       | bit 0             |
| Bank1: bit 7-6                 | t <sub>HALT</sub> : Halt times<br>00 = 20 seconds<br>01 = 40 seconds<br>10 = Never<br>11 = 3 seconds                   |      |   | Section 7. | 11                |       |                   |
| Bank1: bit 5-4<br>Bank1: bit 3 | Not used<br>TURBO: DYCAL TO<br>0 = Disabled<br>1 = Enabled                                                             | URBO |   | Section 7. | 10                |       |                   |
| Bank1: bit 2-0                 | BASE: Base Value<br>000 = 200<br>001 = 50<br>010 = 75<br>011 = 100<br>100 = 150<br>101 = 250<br>110 = 300<br>111 = 500 |      |   | Section 9. | 3                 |       |                   |

## Table 3.3: User Selectable Configuration Options: Bank 1 – Partial ATI

| t <sub>HALT1</sub> | t <sub>HALTO</sub>                                                                     | MULT <sub>SENSE1</sub>         | MULT <sub>SENSE0</sub> | MULT <sub>COMP3</sub> | MULT <sub>COMP2</sub> | MULT <sub>COMP1</sub> | MULT <sub>COMP0</sub> |
|--------------------|----------------------------------------------------------------------------------------|--------------------------------|------------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| bit 7              |                                                                                        |                                |                        |                       |                       |                       | bit 0                 |
| Bank1:7-6          | <b>t</b> <sub>HALT</sub> : Halt<br>00 = 20 se<br>01 = 40 se<br>10 = Neve<br>11 = 3 sec | econds<br>econds<br>er         |                        | Section               | <u>on </u> 7.11       |                       |                       |
| Bank1: bit         | <b>5-4 MULT</b> : Mu<br>00<br>01<br>10                                                 | ultiplier for Sensitivity      |                        | Sect                  | <u>ion</u> 7.6        |                       |                       |
| Bank1: bit         |                                                                                        | ultiplier for Compensa<br>I 11 | tion                   | <u>Sect</u>           | <u>ion</u> 7.6        |                       |                       |





## Table 3.4: User Selectable Configuration Options: Bank 2 (0xC6H)

| STREAM         | TRANS                                                                                  | COMMS                | ND    | Target  | ATI          | $LP_1$ | $LP_0$ |
|----------------|----------------------------------------------------------------------------------------|----------------------|-------|---------|--------------|--------|--------|
| bit 7          |                                                                                        |                      |       |         |              |        | bit 0  |
| Bank2: bit 7   | <b>STREAM:</b> Steam 0 = 1-wire 1 = 2-wire (I <sup>2</sup> C)                          | ning Method          |       | Section | <u>1</u> 8.2 |        |        |
| Bank2: bit 6   | <b>TRANS:</b> Charge 0 = 512kHz 1 = 250kHz                                             | Transfer Frequenc    | y     | Section | <u>1</u> 7.7 |        |        |
| Bank2: bit 5   | COMMS: Stream<br>0 = Disabled<br>1 = Enabled                                           | ning                 |       | Sectio  | <u>n</u> 8   |        |        |
| Bank2: bit 4   | ND: Noise Detection 0 = Disabled 1 = Enabled (1-w                                      |                      |       | Section | <u>1</u> 7.3 |        |        |
| Bank2: bit 3   | <b>Target:</b> ATI targe 0 = 1200 1 = 1024                                             | et counts            |       | Section | <u>1</u> 7.8 |        |        |
| Bank2: bit 2   | ATI: ATI Selection 0 = Full 1 = Partial                                                | on                   |       | Section | <u>1</u> 7.9 |        |        |
| Bank2: bit 1-0 | <b>LP</b> : Power mode 00 = BP, 9ms (64 01 = NP, 128ms 10 = LP1, 256ms 11 = LP2, 512ms | 4ms if zoom is disal | bled) | Section | <u>7</u> .12 |        |        |

## Table 3.5: User Selectable Configuration Options: Bank 3 (0xC7H)

| ~              | ~                                                            | ~    | ~ | Zoom      | ~          | ~ | CTRL  |
|----------------|--------------------------------------------------------------|------|---|-----------|------------|---|-------|
| bit 7          |                                                              |      |   |           |            |   | bit 0 |
| Bank3: bit 7-4 | System Use                                                   |      |   |           |            |   |       |
| Bank3: bit 3   | <b>Zoom:</b> Zoom Disable 0 = Zoom Enabled 1 = Zoom Disabled |      |   |           |            |   |       |
| Bank3: bit 2-1 | System Use                                                   |      |   |           |            |   |       |
| Bank3: bit 0   | CTRL: Control Ir<br>0 = Halt Charge<br>1 = Filter Halt       | nput |   | Section 7 | <b>7.1</b> |   |       |





## 4 Measuring Capacitance Using the Charge Transfer Method

The *charge transfer* method of capacitive sensing is employed on the IQS228AS/B.

A charge cycle is used to take a measurement of the capacitance of the sense electrode (connected to Cx) relative to ground. It consists of a series of pulses charging Cx and discharging Cx to the reference capacitor, at the charge transfer frequency (F<sub>CX</sub> - refer to Section 11). The number of the pulses required to reach a trip voltage on the reference capacitor is referred to as the Count value (CS) which is the instantaneous capacitive measurement. The Counts (CS) are used to determine if either a physical contact or proximity event occurred, based on the change in CS detected. The typical values of CS, without a touch or proximity condition range between 1344 and 1865 counts, although higher and lower counts can be used based on the application requirements. With CS larger than +/-1865 the gain of the system may become too high causing unsteady operation.

The IQS228AS/B schedules a charge cycle every  $t_{\mathsf{SAMPLE}}$  seconds to ensure regular samples for processing of results. The duration of the charge cycle is defined as  $t_{\mathsf{CHARGE}}$  and varies according to the counts required to reach the trip voltage. Following the charge cycle other activities such as data streaming is completed (if in streaming mode), before the next charge cycle is initiated.

Please note: Attaching a probe to the Cx pin will increase the capacitance of the sense plate and therefore C<sub>S</sub>. This may have an immediate influence on the Counts value (decrease t<sub>CHARGE</sub>) and cause a proximity or touch event. After t<sub>HALT</sub> seconds the system will adjust to accommodate for this change. If the total load on Cx, with the probe attached is still lower than the maximum Cx load the system will continue to function normally after t<sub>HALT</sub> seconds with the probe attached.



Figure 4.1: Charge cycles as can be seen on CX.





## **5 DYCAL™ Operation**



Figure 5.1: DYCAL Operation (Self Capacitive Sensing)

TM: Touch M





## 6 Operating Principle

Figure 5.1 is a visual representation of the DYCAL functionality. The OUT pin is used to indicate the status of a DYCAL event (both proximity and a touch event). The DYCAL functionality is summarised below.

#### **Non-Touch Mode**

The OUT pin is activated on the successful detection of a proximity event and will remain activated for the duration of the proximity event, permitting that this event is no longer than the filter halt timings. The LTA will be halted in this time.

As soon as a touch condition is detected (Count values, or CS, fall below  $T_{THR}$ ), the controller will dynamically re-calibrate its LTA to the halted LTA –  $T_{THR}$ . The IC is now in Touch Mode.

#### **Touch Mode**

After the re-calibration of the LTA, it will follow the Counts (CS) and be allowed to track slow varying environmental changes. If the Counts (CS) were to exceed the LTA by the release threshold (REL\_ $T_{THR}$ ) the touch detection will stop and the OUT pin will return to its original state.

### 7 Configurable Settings

This section describes the user configurable options of the IQS228AS/B in more detail.

User programmable options are selected by configuring the OTP selections. Please refer to

Section 2.2.2 for an overview of the configurable settings.

#### 7.1 CTRL: External Control

The user has the option to control some parameters of the IQS228AS/B from an external source. The IC can be used in default mode (CTRL unconnected) or the user can use the CTRL pin to select whether the master should halt the charge transfers (i.e. stop operation) or to halt LTA filter tracking on the IQS228AS/B.

### 7.1.1 Charge Halt

If CTRL is sampled high for longer than T<sub>EXT\_HALT</sub>, the charge conversion cycle will be halted, once the current conversion has been completed. The device will remain in this standby mode until the CTRL line is sampled low again. An automatic reseed is performed directly after CTRL is released to compensate for any environmental changes which might have occurred during the standby mode.

#### 7.1.2 Halt LTA Filter

When configured in this mode, CTRL can be used to control the LTA halt times when sampled high. The CTRL pin has precedence over the configurations bits selected for the halt timings.

If CTRL is sampled high for longer than  $T_{\text{EXT\_HALT}}$ , the filter will be halted until this pin is sampled low.



Figure 7.1: Master Output signal on CTRL pin to Halt Operation or Filter Halt

#### 7.1.3 Pulse on CTRL:

The pulse on the CTRL pin needs to adhere to the following timing constraints:

 $25ms < T_{PULSE} < 35ms$ 

#### 7.1.3.1 IQS228AS/B: Reseed

A reseed condition can be initiated by generating a pulse on the CTRL pin. The LTA

will be reset to the count, forcing the OUT pin to its original state.

If the count value is outside its allowable limits, the device will force an ATI event to reset the system sensitivity. (Please refer to section 8.1 for more detail).





#### 7.1.3.2 IQS228AS/B: re-ATI

A re-ATI condition can be initiated by generating a pulse on the CTRL pin. This function can be issued at any time.



Figure 7.2: Master Output signal on CTRL to force a Reseed Condition.

#### 7.2 LOGIC

The logic used by the device can be selected as active HIGH or active LOW. The output pins OUT and CTRL will function based on this selection. When configured as Active High, the outputs will remain high after POR until ATI has completed. The ATI time will vary according to the capacitive load on the sensor, but typically does not exceed 500ms.

## Configuration: Bank0 bit5: Logic Output Selection

| Bit | Selection                      |
|-----|--------------------------------|
| 0   | Software Open Drain Active Low |
| 1   | Active High                    |

A software open drain output is implemented for the OUT pin when configured in active low mode. The voltage on the pull-up resistor is limited to the IQS228AS/B supply voltage. A  $4k7-10k\Omega$  resistor between OUT and VDDHI is recommended.

#### 7.3 RF Noise on IQS228AS/B

#### 7.3.1 ND: RF Noise Detection

The IQS228AS/B has RF Noise Detect (ND) functionality. If ND function is enabled, the IQS228AS/B is able to detect RF Noise on the TOUT/ND pin. Further details on the working of this can be found in the Application Notes: AZD015 and AZD015b.

Note: ND input enable is a legacy input and is not recommended for use in new designs. The input has been desensitized by default and is not tested to trigger at a specific RF input power level

## 7.3.2 IQS228AS/B RF Noise Immunity

The IQS228AS/B has advanced immunity to RF noise sources such as GSM cellular telephones, DECT, Bluetooth and WIFI devices. Design guidelines should however be followed to ensure the best noise immunity. The design of capacitive sensing applications can encompass a large range of situations but as a summary the following should be noted to improve a design:

- A ground plane should be placed under the IC, except under the Cx line.
- All the tracks on the PCB must be kept as short as possible.
- The capacitor between VDDHI and GND as well as between VREG and GND, must be placed as close as possible to the IC.
- A 100 pF capacitor should be placed in parallel with the 1uF capacitor between VDDHI and VSS. Another 100 pF capacitor can be placed in parallel with the 1uF capacitor between VREG and GND.
- If the device is too sensitive for a specific order option, a parasitic capacitor (typically 20pF) can be added between the Cx line and ground.
- Proper sense electrode and button design principles must be followed.
- Unintentional coupling of sense electrode to ground and other circuitry must be limited by increasing the distance to these sources.

In some instances a ground plane some distance from the device and sense electrode may provide significant shielding from undesired interference.





When the capacitance between the sense electrode and ground becomes too large the sensitivity of the device may be influenced.

## 7.4 Proximity Threshold

The IQS228AS/B has 4 proximity threshold settings indicated in counts. The proximity threshold is selected by the designer to obtain the desired sensitivity and noise immunity. A proximity event is triggered if the Counts (CS) diverges more than the selected threshold from the LTA for 6 consecutive cycles.

# Configuration: <u>Bank0</u> bit 1-0 P<sub>THR1</sub>: P<sub>THR0</sub>: Proximity Thresholds

| Thich himor resulting |        |                   |  |
|-----------------------|--------|-------------------|--|
| Bit                   | Select | tion              |  |
| 00                    | 4      |                   |  |
| 01                    | 2      | (Most sensitive)  |  |
| 10                    | 8      |                   |  |
| 11                    | 16     | (Least sensitive) |  |

#### 7.5 Touch Threshold

The IQS228AS/B has 8 touch threshold settings indicated in counts. The touch threshold is selected by the designer to obtain the desired touch sensitivity. A touch event is triggered if the Counts (CS) diverges more than the selected threshold from the LTA for 2 consecutive cycles.

In the NO-TOUCH state the Counts (CS) must diverge more than the touch threshold value  $\underline{\text{below}}$  the LTA. Operating in the TOUCH STATE, the CS must diverge more than REL\_T<sub>THR</sub> of the touch threshold value  $\underline{\text{above}}$  the LTA

The following equation is used to determine if a touch or release event occurred.

NO TOUCH STATE: LTA – CS  $\leq$  T<sub>THR</sub>

TOUCH STATE: CS - LTA >= REL T<sub>THR</sub>

## Configuration: <u>Bank0</u> bit 4-2 T<sub>THR2</sub>:T<sub>THR0</sub> Touch Thresholds

| T <sub>THR2</sub> :T <sub>THR0</sub> : Touch Thresholds |                           |  |
|---------------------------------------------------------|---------------------------|--|
| Bit                                                     | Selection                 |  |
| 000                                                     | 72/256                    |  |
| 001                                                     | 4/256 (Most sensitive)    |  |
| 010                                                     | 8/256                     |  |
| 011                                                     | 24/256                    |  |
| 100                                                     | 48/256                    |  |
| 101                                                     | 96/256                    |  |
| 110                                                     | 128/256                   |  |
| 111                                                     | 160/256 (Least sensitive) |  |

### 7.6 Multipliers

When using partial ATI, the base value is set up using the multipliers. Compensation will still be added automatically to reach the target.

## 7.7 Charge Transfer

The charge transfer frequency of the IQS228AS/B is adjustable. Changing the transfer frequency will affect sensitivity and response rate. Two options are available:

### Configuration: Bank2 bit6

| TRANS: Charge Transfer Frequency |           |  |
|----------------------------------|-----------|--|
| Bit                              | Selection |  |
| 0                                | 512kHz    |  |
| 1                                | 250kHz    |  |

#### 7.8 Target Counts

The target of the ATI algorithm can be adjusted between 1200 (default) and 1024 counts. When less sensitivity is required, the lower counts will also increase response rate:

#### Configuration: Bank2 bit3

| Target: ATI target counts |           |  |
|---------------------------|-----------|--|
| Bit                       | Selection |  |
| 0                         | 1200      |  |
| 1                         | 1024      |  |

#### 7.9 Enable Partial ATI

In some applications the startup time of the IQS228AS/B may be required to be decreased. This is possible by enabling partial ATI, if the multipliers required can be determined, and the compensation alone is adequate to account for environmental change.





#### Configuration: Bank2 bit2

| ATI: Partial ATI |           |  |
|------------------|-----------|--|
| Bit              | Selection |  |
| 0                | Disabled  |  |
| 1                | Enabled   |  |

#### 7.10 DYCAL TURBO

In some applications, it may be required to improve the entry and exit speed of Touch Mode by removing the entry reseed delay, as well as turning off the AC-filters. This can be done by enabling the DYCAL TURBO mode.

## Configuration: Bank1 bit3

| TURBO: DYCAL TURBO |           |
|--------------------|-----------|
| Bit                | Selection |
| 0                  | Disabled  |
| 1                  | Enabled   |

Note that if Dycal Turbo is enabled, the LTA will halt at the reseed point for t<sub>HALT</sub> if Touch Mode is entered before a proximity event is registered.

#### 7.11 Filter Halt

The LTA filter only executes while no proximity events are detected to ensure compensation only for environmental changes. Once a touch event is detected the filter will resume operation and will no longer be halted. The halt timing configuration settings determine how long the filter is halted.

## Configuration: Bank1 bit 7-6

| Bit | Selection  |
|-----|------------|
| 00  | 20 seconds |
| 01  | 40 seconds |
| 10  | Never      |
| 11  | 3 seconds  |

The presence of a proximity condition for a time exceeding the halt time will be deemed as a fault state which would trigger a reseed event where after the output state on the OUT pin will be reset to its original condition.

## 7.12 Low Power Modes

There exist 4 LP modes. The LP modes will decrease the sampling frequency of CS which will reduce the <u>power consumption</u> of the device. However, this will also increase the response time of the device.

## Configuration: Bank2 bit 1-0

| Bit | Selection                        |
|-----|----------------------------------|
| 00  | 9.1ms (BP) 64ms if Zoom disabled |
| 01  | 128ms (Normal Power Mode)        |
| 10  | 256ms (Low Power Mode 1)         |
| 11  | 512ms (Low Power Mode 2)         |

#### 7.13 **Zoom**

The IQS228AS/B has the option to disable the zoom function. This means that the sample time will stay fixed, even when proximity and touch events are made. When this is activated, boost power mode will change from a 9ms sample time, to 64ms.

## Configuration: Bank3 bit3

| Zamita zamita |                    |  |  |
|---------------|--------------------|--|--|
| Zoom: 2       | Zoom: Zoom Disable |  |  |
| Bit           | Selection          |  |  |
| 0             | Enabled            |  |  |
| 1             | Disabled           |  |  |



## 8 Streaming Mode

For a more complete description of the data streaming protocol, please refer to Application Note AZD017 on the Azoteq website.

The IQS228AS/B has the capability to stream data to a MCU. This provides the designer the ability to obtain the parameters and sensor data within the device in order to aid design into applications. Data streaming is performed as a 1-wire data protocol on the OUT pin OR I<sup>2</sup>C interface. The output function of this pin is therefore lost when the device is configured in streaming mode. Data Streaming can be enabled as indicated below:

## Configuration: Bank2 bit5: Streaming Mode

| Bit | Selection |
|-----|-----------|
| 0   | Disabled  |
| 1   | Enabled   |

Figure 8.1 illustrates the communication protocol for initialising and sending data with the 1 wire communication protocol.

- Communications initiated by a START bit. Bit defined as a low condition for T<sub>START</sub>.
- Following the START bit, is a synchronisation byte (T<sub>INIT</sub> = 0xAA). This byte is used by the MCU for clock synchronisation.
- 3. Following T<sub>INIT</sub> the data bytes will be sent. 8 Bytes will be sent after each charge cycle.
- 4. Each byte sent will be preceded by a START bit and a STOP bit will follow every byte.
- STOP bit indicated by taking pin 1 high. The STOP bit does not have a defined period.



Figure 8.1: Debug: 1-wire streaming Debug Mode.

The following table defines the bit definitions for the IQS228AS/B devices during Streaming Mode.





Table 8.1: Byte Definitions for Streaming Mode

| Byte (B) | Bit   | Value         |
|----------|-------|---------------|
| 0        |       | AA            |
| 1        | 7:0   | CS High byte  |
| 2        | 15:8  | CS Low byte   |
| 3        | 23:16 | LTA High byte |
| 4        | 31:24 | LTA Low byte  |
|          | 39    | ~             |
|          | 38    | ~             |
|          | 37    | Active High   |
| 5 Sys    | 36    | Filter Halt   |
| Flags    | 35    | LP active     |
|          | 34    | ATI Busy      |
|          | 33    | Noise Found   |
|          | 32    | In Zoom       |
|          | 47    | Touch         |
|          | 46    | Proximity     |
|          | 45    | Multipliers   |
| 6        | 44    | Multipliers   |
| O        | 43    | Multipliers   |
|          | 42    | Multipliers   |
|          | 41    | Multipliers   |
|          | 40    | Multipliers   |
| 7        | 55:48 | Compensation  |
| 8        | 63:56 | Counter       |

The IQS228AS/B can communicate on an I2C compatible bus structure. Note that  $4.7k\Omega$  pull-up resistors should be placed on SDA and SCL.

The Control byte indicates the 7-bit device address (0x44H) and the Read/Write indicator bit.

#### 8.1 Event Mode

The IQS228AS/B has Event Mode implemented during 1-wire communication. This allows the MCU to monitor the POUT pin for status changes (proximity or touch made or released events) instead of capturing data continuously. Upon a status change, the IQS228AS/B will pull the POUT pin for low to indicate to the MCU to read data. The POUT pin will stay low for 1.6ms.

#### 8.2 I<sup>2</sup>C

The IQS228AS/B also allow for I<sup>2</sup>C streaming for debugging. Data Streaming can be changed from 1-wire protocol to I<sup>2</sup>C as shown below:

Configuration: Bank2 bit7: Streaming Mode

| Ditr: Otreaming mode |                            |  |
|----------------------|----------------------------|--|
| Bit                  | Selection                  |  |
| 0                    | 1-Wire Protocol            |  |
| 1                    | I <sup>2</sup> C Streaming |  |

The Memory Map for the IQS228AS/B can be found in Appendix A.





## 9 Auto Tuning Implementation (ATI)

ATI is a sophisticated technology implemented in the latest generation ProxSense® devices that optimises the performance of the sensor in a wide range of applications and environmental conditions (refer to application note AZD0027 - Auto Tuning Implementation).

ATI makes adjustments through external reference capacitors unnecessary (as required by most other solutions) to obtain optimum performance.

#### 9.1 Full ATI

The IQS228AS/B implements an automatic ATI algorithm. This algorithm automatically adjusts the ATI parameters to optimise the sensing electrodes connection to the device.

The device will execute the ATI algorithm whenever the device starts-up and or when the counts are not within a predetermined range.

There are 2 important definitions to understand for ATI:

## 9.2 ATI Target

ATI adjusts internal circuitry according to two parameters, the **ATI multiplier** and the **ATI compensation**.

- The ATI multiplier can be viewed as a course adjustment of the Counts (CS), used to achieve the ATI BASE value.
- > The **ATI compensation** is a fine adjustment used to reach the ATI TARGET value.

With these two parameters the Counts (CS) of the IQS228AS/B is tuned until an ATI target value of 1200 is achieved.

#### 9.3 ATIBASE: Significance of ATI Base

As mentioned above, the **ATI multiplier** is used to select a base value for the ATI. The ATI BASE value is important, as this determines the sensitivity of the device. The sensitivity can be defined as:

Sensitivity = ATI TARGET / ATI BASE

The ATI Target remains fixed at 1200 and it can thus be seen from this that a larger base value will result in a less sensitive device. The designer has the option to increase/reduce the sensitivity of the system through the ATI BASE

value. For most applications the ATI BASE should be kept default.

The options for the ATI BASE values are as follows:

Configuration: Bank1 bit 2-0

| Bit | Selection |  |
|-----|-----------|--|
| 000 | 200       |  |
| 001 | 50        |  |
| 010 | 75        |  |
| 011 | 100       |  |
| 100 | 150       |  |
| 101 | 250       |  |
| 110 | 300       |  |
| 111 | 500       |  |

### 9.4 Sensitivity Due to ATI

The adjustment of the ATI parameters will result in variations in the count and sensitivity. Sensitivity can be observed as the change in count as the result of a <u>fixed</u> change in sensed capacitance. The ATI parameters have been chosen to provide significant overlap. It may therefore be possible to select various combinations of ATI multiplier and ATI compensation settings to obtain the same count. The sensitivity of the various options may however be different for the same count.

#### 9.5 ATI Procedure

While the Automatic ATI algorithm is in progress this condition will be indicated in the streaming data and proximity and touch events cannot be detected. The device will only briefly remain in this condition and it will be entered only when relatively large shifts in the count has been detected.

The automatic ATI function aims to maintain a constant count, regardless of the capacitance of the sense electrode (within the maximum range of the device).

The effects of auto-ATI on the application are the following:

- Automatic adjustment of the device configuration and processing parameters for a wide range of PCB and application designs to maintain a optimal configuration for proximity and touch detection.
- Automatic tuning of the sense electrode at start-up to optimise the sensitivity of the application.





- Automatic re-tuning when the device detects changes in the sensing electrodes capacitance to accommodate a large range of changes in the environment of the application that influences the sensing electrode.
- Re-tuning only occurs during device operation when a relatively large sensitivity reduction is detected. This is to ensure smooth operation of the device during operation.
- Re-tuning may temporarily influences the normal functioning of the device, but in most instances the effect will be hardly noticeable.
- Shortly after the completion of the re-tuning process the sensitivity of a Proximity detection may be reduced slightly for a few seconds as internal filters stabilises.

Automatic ATI can be implemented so effectively due to:

- Excellent system signal to noise ratio (SNR).
- > Effective digital signal processing to remove AC and other noise.
- > The very stable core of the devices.
- The built-in capability to accommodate a large range of sensing electrode capacitances.





## 10 DYCAL Specific settings

#### 10.1 Release Threshold

The IQS228AS/B has the option to increase the release threshold when in TM. This helps that small variations caused by moving a finger/hand on a touch pad will not cause the IC to exit TM, making the solution more robust. The options available are shown below:

## Configuration: **Bank0** bit6

| Bit | Selection            |
|-----|----------------------|
| 0   | 75% of Entry Delta   |
| 1   | 87.5% of Entry Delta |

After entering TM, as soon as the LTA follows to within 16 counts, a Entry Delta value is calculated as:

> Entry Delta =LTA<sub>entry</sub> - LTA<sub>current</sub>

This calculated Entry Delta value is used for the Release Threshold as shown above.

If upon entry, the LTA value is already within 16 Counts, the Entry Delta is taken as the calculated touch threshold value.

## 10.2 Input Enable

The IQS228AS/B can be configured to have the CTRL pin function as an output on a Proximity event.

Choosing the CTRL pin as output removes the Filter Halt and Halt Charge options of the pin as an input.

Using a touch event to activate OUT will make the system less sensitive which is needed in some applications. The LTA will still halt with the detection of a proximity but will not have an influence on the OUT pin. The LTA will still re-calibrate once a touch condition is detected.

#### Configuration: Bank0 bit7

| Bit | Selection |  |
|-----|-----------|--|
| 0   | Output    |  |
| 1   | Input     |  |





## 11 Electrical Specifications

### 11.1 Absolute Maximum Specifications

Exceeding these maximum specifications may cause damage to the device.

Operating temperature: IQS228AS -20°C to 85°C IQS228B -40°C to 85°C

Supply Voltage (V<sub>DDHI</sub> − V<sub>SS</sub>) 3.6V

Maximum pin voltage (OUT, CTRL)  $V_{DDHI} + 0.3V$ 

Pin voltage (Cx) 1.7V

Minimum pin voltage (VDDHI, VREG, OUT, CTRL, Cx) V<sub>SS</sub> - 0.3V

Minimum power-on slope 100V/s 8kV

ESD protection (VDDHI, VREG, V<sub>SS</sub>, OUT, CTRL, Cx)

#### 11.2 General Characteristics

IQS228AS/B devices are rated for supply voltages between 1.8V and 3.6V.

Table 11.1: IQS228AS/B General Operating Conditions

| DESCRIPTION                    | Conditions                    | PARAMETER         | MIN  | TYP               | MAX  | UNIT |
|--------------------------------|-------------------------------|-------------------|------|-------------------|------|------|
| Supply voltage                 |                               | V <sub>DDHI</sub> | 1.8  | 3.3               | 3.6  | V    |
| Internal regulator output      | 1.8 ≤ V <sub>DDHI</sub> ≤ 3.6 | V <sub>REG</sub>  | 1.64 | 1.7               | 1.75 | V    |
| Boost Power operating current  | 1.8 ≤ V <sub>DDHI</sub> ≤ 3.6 | IIQS228AS/B_BP    | 120  | 129               | 135  | μA   |
| Normal Power operating current | 1.8 ≤ V <sub>DDHI</sub> ≤ 3.6 | IIQS228AS/B_NP    | 4.9  | 6.45              | 8.1  | μA   |
| Low power 1 operating current  | 1.8 ≤ V <sub>DDHI</sub> ≤ 3.6 | IIQS228AS/B_LP1   | 2.95 | 3.8               | 4.85 | μΑ   |
| Low power 2 operating current  | 1.8 ≤ V <sub>DDHI</sub> ≤ 3.6 | IIQS228AS/B_LP2   | 1.88 | <2.5 <sup>1</sup> | 3.2  | μA   |
| C <sub>x</sub> pin capacitance | 1.8 ≤ V <sub>DDHI</sub> ≤ 3.6 | CcxLoad           |      |                   | 120  | pF   |

Charge Transfer Timings for low power mode is found in Section 7.12.

Table 11.2: Start-up and shut-down slope Characteristics

| DESCRIPTION       | Conditions                       | PARAMETER              | MIN  | MAX               | UNIT |
|-------------------|----------------------------------|------------------------|------|-------------------|------|
| POR               | V <sub>DDHI</sub> Slope ≥ 100V/s | POR                    | 0.32 | 1.7               | V    |
| VDDHI reset level | V <sub>DDHI</sub> Slope ≥ 100V/s | RESET <sub>VDDHI</sub> | N/A  | 1.7               | V    |
| VREG reset level  | V <sub>DDHI</sub> Slope ≥ 100V/s | RESET <sub>VREG</sub>  | N/A  | 1.58 <sup>3</sup> | V    |

<sup>&</sup>lt;sup>1</sup> All low power current values arise from characterization done from (-)35°C to (+)85°C at 3.3V. <sup>2</sup> For a power cycle, ensure lowering VDDHI below the minimum value before ramping VDDHI past the maximum POR value

<sup>&</sup>lt;sup>3</sup> Figure 2.4 Capacitors C1 & C3 should be chosen to comply with this specification





## 11.3 Output Characteristics<sup>1</sup>

Table 11.3: TOUT Characteristics

| Symbol            | Description         | V <sub>OH</sub> | Conditions        | MIN | TYP | MAX | UNIT |
|-------------------|---------------------|-----------------|-------------------|-----|-----|-----|------|
|                   | Outout Himb         | 0.9*VDDHI       | $V_{DDHI} = 3.6V$ | ~   | ~   | TBD |      |
| ISOURCE           | Output High voltage | 0.9*VDDHI       | $V_{DDHI} = 3.3V$ | ~   | 10  | ~   | mA   |
|                   | voltage             | 0.9*VDDHI       | $V_{DDHI} = 1.8V$ | TBD | ~   | ~   |      |
| Symbol            | Description         | V <sub>OL</sub> | Conditions        | MIN | TYP | MAX | UNIT |
|                   | Output Law          | 100mV           | $V_{DDHI} = 3.6V$ |     |     | TBD |      |
| I <sub>SINK</sub> | Output Low voltage  | 100mV           | $V_{DDHI} = 3.3V$ |     | 10  |     | mA   |
|                   | voltage             | 100mV           | $V_{DDHI} = 1.8V$ | TBD |     |     |      |

#### Table 11.4: POUT Characteristics

| Symbol              | Description         | V <sub>OH</sub> | Conditions                             | MIN | TYP | MAX | UNIT |
|---------------------|---------------------|-----------------|----------------------------------------|-----|-----|-----|------|
|                     | Output High         | 0.9*VDDHI       | $V_{DDHI} = 3.6V$                      | ~   | ~   | TBD |      |
| I <sub>SOURCE</sub> | Output High voltage | 0.9*VDDHI       | $V_{DDHI} = 3.3V$                      | ~   | 10  | ~   | mA   |
|                     | voltage             | 0.9*VDDHI       | $V_{DDHI} = 1.8V$                      | TBD | ~   | ~   |      |
| Symbol              | Description         | V <sub>OL</sub> | Conditions                             | MIN | TYP | MAX | UNIT |
|                     |                     |                 |                                        |     |     |     |      |
|                     | Output Law          | 0.1V            | $V_{DDHI} = 3.6V$                      |     |     | TBD |      |
| I <sub>SINK</sub>   | Output Low voltage  | 0.1V<br>0.1V    | $V_{DDHI} = 3.6V$<br>$V_{DDHI} = 3.3V$ |     | 10  | TBD | mA   |

#### Table 11.5: Combined Characteristics

| Symbol            | Description         | V <sub>OH</sub> | Conditions               | MIN    | TYP  | MAX   | UNIT  |
|-------------------|---------------------|-----------------|--------------------------|--------|------|-------|-------|
|                   | Outout Himb         | 0.9*VDDHI       | $V_{DDHI} = 3.6V$        | ~      | ~    | TBD   |       |
| ISOURCE           | Output High voltage | 0.9*VDDHI       | $V_{\text{DDHI}} = 3.3V$ | ~      | 17   | ~     | mA    |
|                   | voltage             | 0.9*VDDHI       | $V_{DDHI} = 1.8V$        | TBD    | ~    | ~     |       |
| 0                 | December            | W               | Conditions               | MIN    | TYP  | MAX   | UNIT  |
| Symbol            | Description         | V <sub>OL</sub> | Conditions               | IVIIIN | 111  | IVIAA | OIVII |
| Symbol            | ·                   | 0.1V            | $V_{DDHI} = 3.6V$        | IVIIIN | 1119 | TBD   | ONII  |
| I <sub>SINK</sub> | Output Low voltage  |                 |                          | IVIIIN | 20   |       | mA    |

<sup>&</sup>lt;sup>1</sup> I/O sink capabilities only in Active Low configuration. I/O source capabilities only in Active High configuration.





## 11.4 Packaging Information

## 11.4.1 TSOT23-6



Figure 11.1: TSOT23-6 Packaging<sup>1</sup>

Table 11.6: TSOT23-6 Dimensions

| Dimension | Min (mm) | Max (mm) |
|-----------|----------|----------|
| А         | 2.60     | 3.00     |
| В         | 1.50     | 1.70     |
| С         | 2.80     | 3.00     |
| D         | 0.30     | 0.50     |
| Е         | 0.95     | Basic    |
| F         | 0.84     | 1.00     |
| G         | 0.00     | 0.10     |
| Н         | 0.30     | 0.50     |
| I         | 0°       | 8°       |
| J         | 0.03     | 0.20     |



## 11.4.2 WLCSP-8



|      | Dimens    | ional R | ef.    |
|------|-----------|---------|--------|
| REF. | Min.      | Nom.    | Max.   |
| Α    | 0.310     | 0.350   | 0.390  |
| Α1   | 0.085     | 0.100   | 0.115  |
| Α2   | 0.225     | 0.250   | 0.275  |
| D    | 0.865     | 0.880   | 0.895  |
| E    | 1.455     | 1.470   | 1.485  |
| D1   | 0.300     | 0.350   | 0.400  |
| E1   | 1.000     | 1.050   | 1.100  |
| Ь    | 0.125     | 0.150   | 0.175  |
| е    | 0         | .350 BS | C      |
| SD   | 0         | .175 BS | C      |
| SE   | 0         | .175 BS | C      |
| To   | ol. of Fa | rm&Pos  | sition |
| 999  |           | 0.10    |        |
| ЬЬЬ  |           | 0.10    |        |
| ccc  |           | 0.05    |        |
| ddd  |           | 0.05    |        |

Figure 11.2 IQS228B WLCSP-8 Dimensions (in mm)





## 11.4.3 DFN-6



**DFN-6 Packaging** 

## **DFN-6 Dimensions**

| Dimension | Min    | Max    |
|-----------|--------|--------|
| А         | 3.00mm | 3.00mm |
| В         | 2.50mm | 2.50mm |
| С         | 0.30mm | 0.30mm |
| D         | 0.35mm | 0.35mm |
| E         | 1.30mm | 1.30mm |
| F         | 2.20mm | 2.20mm |
| G         | 0.05mm | 0.05mm |
| Н         | 0.75mm | 0.75mm |
| I         | 0.80mm | 0.80mm |





#### 11.4.4 MSL Level

**Moisture Sensitivity Level** (MSL) relates to the packaging and handling precautions for some semiconductors. The MSL is an electronic standard for the time period in which a moisture sensitive device can be exposed to ambient room conditions (approximately 30°C/85%RH see J-STD033C for more info) before reflow occur.

| Package  | Level (duration)                                                                                           |
|----------|------------------------------------------------------------------------------------------------------------|
| TSOT23-6 | MSL 1 (Unlimited at ≤30 °C/85% RH) Reflow profile peak temperature < 260 °C for < 30 seconds               |
| WLCSP-8  | Non-encapsulated device – not moisture sensitive Reflow profile peak temperature < 260 °C for < 30 seconds |
| DFN-6    | MSL 1 (Unlimited at ≤30 °C/85% RH) Reflow profile peak temperature < 260 °C for < 30 seconds               |





## 12 Datasheet and Part-number Information

### **12.1 Ordering Information**

Orders will be subject to a MOQ (Minimum Order Quantity) of a full reel. Contact the official distributor for sample quantities. A list of the distributors can be found under the "Distributors" section of <a href="https://www.azoteq.com">www.azoteq.com</a>.

For large orders, Azoteq can provide pre-configured devices.

The Part-number can be generated by using USBProg.exe or the Interactive Part Number generator on the website.



| IC NAME        | IQS228AS   | = | IQS228 Self Capacitive                                      |
|----------------|------------|---|-------------------------------------------------------------|
|                | IQS228B    | = | IQS228 Self Capacitive                                      |
| CONFIGURATION  | ZZZ ZZZ ZZ | = | IC Configuration (hexadecimal)                              |
| PACKAGE TYPE   | TS         | = | TSOT23-6 package                                            |
|                | CS         | = | WLCSP-8 package                                             |
|                | DN         | = | DFN-6 package                                               |
| BULK PACKAGING | R          | = | Reel TSOT23-6 and WLCSP-8: 3000pcs/reel DFN-6: 6000pcs/reel |
|                |            | = | MOQ = 1 reel (orders shipped as full reels)                 |



## 12.2 Device Marking - Top

## 12.2.1 TSOT23-6 Package Markings

There are 2 marking versions in circulation for IQS228AS and IQS228B:



Figure 12.1:First Marking Variant of IQS228AS



Figure 12.2: Second Marking Variant of IQS228AS



Figure 12.3: First Marking Variant of IQS228B



Figure 12.4: Second Marking Variant of IQS228B

| IC NAME    | 228A<br>22-A<br>228B<br>22-B | = = = = | IQS228AS Self Capacitive IQS228AS Self Capacitive IQS228B Self Capacitive IQS228B Self Capacitive |  |
|------------|------------------------------|---------|---------------------------------------------------------------------------------------------------|--|
| Batch Code | XX                           | =       | AA to ZZ                                                                                          |  |





## 12.2.2 WLCSP-8 Package Markings



Figure 12.5 Top Marking of IQS228B WLCSP Package

| IC NAME      | 228B | = | IQS228B Self Capacitive |
|--------------|------|---|-------------------------|
| Batch Code   | XX   | = | AA - ZZ                 |
| IC VERSION   | V    |   |                         |
| Product Code | PPP  |   |                         |

## 12.2.3 DFN-6 Package Markings



Figure 12.6 IQS228B DFN-6 Package Top Marking

| IC NAME    | 22-B | = | IQS228B Self Capacitive |
|------------|------|---|-------------------------|
| Batch Code | XX   | = | AA to ZZ                |



## 12.3 Tape and Reel Specification



#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



Figure 12.7: TSOT23-6 Tape Specification.

Table 12.1 Tape and Reel Dimensions

| Device              | Package<br>Type | Package<br>Drawing | Pins | QTY<br>per<br>reel | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------|-----------------|--------------------|------|--------------------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| IQS228ASzzzzzzzZTSR | TSOT23/6        | TSOT23-6           | 6    | 3000               | 178                      | 9.5                      | 3.1        | 3.1        | 1.3        | 4          | 8         | Q3               |
| IQS228BzzzzzzzTSR   | TSOT23/6        | TSOT23-6           | 6    | 3000               | 178                      | 9.5                      | 3.1        | 3.1        | 1.3        | 4          | 8         | Q3               |
| IQS228BzzzzzzzCSR   | WLCSP8          | WLCSP-8            | 8    | 3000               | 179                      | 8.4                      | 1          | 1.55       | 0.48       | 4          | 8         | Q3               |
| IQS228BzzzzzzzDNR   | DFN6            | DFN-6              | 6    | 6000               | 330                      | 12.4                     | 2.8        | 3.3        | 1.2        | 4          | 12        | Q1               |





## **Appendix A. Memory Map**

## **Device Information**

| $\Omega$ | ш |
|----------|---|
| υu       | п |

| Access |  |
|--------|--|
| R      |  |

|       | Product Number (PROD_NR) |              |   |   |   |   |   |   |  |  |
|-------|--------------------------|--------------|---|---|---|---|---|---|--|--|
| Bit   | 7                        | 6            | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
| Value |                          | 39 (Decimal) |   |   |   |   |   |   |  |  |
| Note  |                          |              |   |   |   |   |   |   |  |  |
|       |                          |              |   |   |   |   |   |   |  |  |

01H

| Access |  |
|--------|--|
| R      |  |

| Software Number (SW_NR) |   |     |        |         |   |             |               |  |
|-------------------------|---|-----|--------|---------|---|-------------|---------------|--|
| 7                       | 6 | 5   | 4      | 3       | 2 | 1           | 0             |  |
|                         |   |     | 29 (De | cimal)  |   |             |               |  |
|                         |   |     |        |         |   |             |               |  |
|                         | 7 | 7 6 | 7 0 5  | 7 6 5 4 |   | 7 6 5 4 3 2 | 7 6 5 4 3 2 1 |  |

#### [00H] PROD NR

The product number for the IQS228A is 39 (decimal).

## [01H] SW\_NR

The software version number of the device ROM can be read in this byte. The latest software version is 29 (decimal).

10H

| Access |  |
|--------|--|
| R      |  |

|       | System Flags (Sys_Flags) |   |       |      |    |     |    |      |  |
|-------|--------------------------|---|-------|------|----|-----|----|------|--|
| Bit   | 7                        | 6 | 5     | 4    | 3  | 2   | 1  | 0    |  |
| Value |                          | ~ | Logic | Halt | LP | ATI | ND | Zoom |  |
| Note  |                          |   |       |      |    |     |    |      |  |

## [10H] SYSFLAGS0

Bit 7-6: **SYSTEM\_USE** 

Bit 5: Logic Output Indication

0 = Active Low1 = Active High

Bit 4: Halt: Indicates Filter Halt status

0 = LTA not being Halted

1 = LTA Halted

Bit 3: LP: Low Power Mode

0 = Sample time BP

1 = Sample time LP

Bit 2: ATI: Status of automated ATI routine





0 = ATI is not busy

1 = ATI in progress

Bit 1: ND: This bit indicates the presence of noise interference.

0 = IC has not detected the presence of noise

1 = IC has detected the presence of noise

Bit 0: ZOOM: Zoom will indicate full-speed charging once an undebounced proximity is

detected. In BP mode, this will not change the charging frequency.

0 = IC not zoomed in

1 = IC detected undebounced proximity and IC is charging at full-speed (BP)

31H

Access R

|       |            |   | St | atus    |   |             |               |
|-------|------------|---|----|---------|---|-------------|---------------|
| 7     | 6          | 5 | 4  | 3       | 2 | 1           | 0             |
| DYCAL |            |   |    |         |   | Touch       | Proximity     |
|       |            |   |    |         |   |             |               |
|       | 7<br>DYCAL | - |    | 7 6 5 4 |   | 7 6 5 4 3 2 | 7 6 5 4 3 2 1 |

#### [31H] Status

Bit 7: Dycal: Dycal Detection

0 = Not Active

1 = Active

Bit 6:2: SYSTEM\_USE

Bit 1: Touch: Touch Detection

0 = Not Active

1 = Active

Bit 0: Prox: Proximity Detection

0 = Not Active

1 = Active

42H

Access R

|       | Counts_High (CS_H) |                  |   |   |   |   |   |   |  |  |
|-------|--------------------|------------------|---|---|---|---|---|---|--|--|
| Bit   | 7                  | 6                | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
| Value |                    | Counts High Byte |   |   |   |   |   |   |  |  |
| Note  |                    |                  |   |   |   |   |   |   |  |  |





43H

Access R

|       | Counts_Low (CS_L) |   |   |          |         |   |   |   |  |
|-------|-------------------|---|---|----------|---------|---|---|---|--|
| Bit   | 7                 | 6 | 5 | 4        | 3       | 2 | 1 | 0 |  |
| Value |                   |   |   | Counts I | ow Byte |   |   |   |  |
| Note  |                   |   |   |          |         |   |   |   |  |
|       |                   |   |   |          |         |   |   |   |  |

83H

Access

|      |   | LTA_High (LTA_H)            |   |   |   |   |   |   |   |  |  |
|------|---|-----------------------------|---|---|---|---|---|---|---|--|--|
| Bit  |   | 7                           | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
| Valu | е | Long Term Average High Byte |   |   |   |   |   |   |   |  |  |
| Note | е |                             |   |   |   |   |   |   |   |  |  |

84H

Access R

|       | LTA_Low (LTA_L) |                            |   |   |   |   |   |   |  |  |
|-------|-----------------|----------------------------|---|---|---|---|---|---|--|--|
| Bit   | 7               | 6                          | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
| Value |                 | Long Term Average Low Byte |   |   |   |   |   |   |  |  |
| Note  |                 |                            |   |   |   |   |   |   |  |  |

C4H

Access

|       | Fuse Bank 0 (FB_0) |   |       |            |          |         |   |   |  |  |
|-------|--------------------|---|-------|------------|----------|---------|---|---|--|--|
| Bit   | 7                  | 6 | 5     | 4          | 3        | 2       | 1 | 0 |  |  |
| Value |                    |   | See T | able 3.1 f | for more | details |   |   |  |  |
| Note  |                    |   |       |            |          |         |   |   |  |  |
|       |                    |   |       |            |          |         |   |   |  |  |

C5H

Access

|       |   | Fuse Bank 1 (FB_1) |       |            |         |         |   |   |  |  |  |
|-------|---|--------------------|-------|------------|---------|---------|---|---|--|--|--|
| Bit   | 7 | 6                  | 5     | 4          | 3       | 2       | 1 | 0 |  |  |  |
| Value |   |                    | See T | able 3.2 f | or more | details |   |   |  |  |  |
| Note  |   |                    |       |            |         |         |   |   |  |  |  |
|       |   |                    |       |            |         |         |   |   |  |  |  |





| 1.6 |  |
|-----|--|
|     |  |

Access R

|       | Fuse Bank 2 (FB_2) |   |       |            |         |         |   |   |  |  |
|-------|--------------------|---|-------|------------|---------|---------|---|---|--|--|
| Bit   | 7                  | 6 | 5     | 4          | 3       | 2       | 1 | 0 |  |  |
| Value |                    |   | See T | able 3.4 f | or more | details |   |   |  |  |
| Note  |                    |   |       |            |         |         |   |   |  |  |
|       |                    |   |       |            |         |         |   |   |  |  |

C7H

Access R

| Fuse Bank 3 (FB_3) |   |       |            |         |           |           |               |  |  |
|--------------------|---|-------|------------|---------|-----------|-----------|---------------|--|--|
| 7                  | 6 | 5     | 4          | 3       | 2         | 1         | 0             |  |  |
|                    |   | See T | able 3.5 f | or more | details   |           |               |  |  |
|                    |   |       |            |         |           |           |               |  |  |
|                    | 7 | 7 6   | 7 6 5      | 7 6 5 4 | 7 6 5 4 3 | 7 0 5 4 0 | 7 6 5 4 3 2 1 |  |  |

C8H

Access R/W

|         |   |                                     | D | EFAULT | _COMMS_PO | INTER |  |  |  |  |  |
|---------|---|-------------------------------------|---|--------|-----------|-------|--|--|--|--|--|
| Bit     | 7 | 7 6 5 4 3 2 1 0                     |   |        |           |       |  |  |  |  |  |
| Value   |   | (Beginning of Device Specific Data) |   |        |           |       |  |  |  |  |  |
| Default |   |                                     |   |        | 10H       |       |  |  |  |  |  |

## [C8H] Default Comms Pointer

The value stored in this register will be loaded into the Comms Pointer at the start of a communication window. For example, if the design only requires the Proximity Status information each cycle, then the *Default Comms Pointer* can be set to ADDRESS '31H'. This would mean that at the start of each communication window, the comms pointer would already be set to the Proximity Status register, simply allowing a READ to retrieve the data, without the need of setting up the address.





## Appendix B. Errata

#### **Filter Halt Times**

When the "Zoom Disable" bit is set, the halt times as specified in Section 3 will be scaled 16 x longer, due to added dead time when the IC core is turned off to reduce power consumption:

User Selectable Configuration Options: Bank 1 – Full ATI (0xC5H)

| t <sub>HALT1</sub>            | t <sub>HALT0</sub> | ~ | ~ | TURBO      | BASE <sub>2</sub> | BASE <sub>1</sub> | BASE <sub>0</sub> |
|-------------------------------|--------------------|---|---|------------|-------------------|-------------------|-------------------|
| bit 7                         |                    |   |   |            |                   |                   | bit 0             |
| Bank1: bit 7-6 t <sub>H</sub> | IALT: Halt times   |   |   | Section 7. | 11                |                   |                   |

**Bank1: bit 7-6**  $t_{HALT}$ : Halt times 00 = 320 seconds

00 = 320 seconds 01 = 640 seconds 10 = Never 11 = 48 seconds





## **Appendix C. Contact Information**

|                     | USA                                                          | Asia                                                                                                                | South Africa                                      |
|---------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| Physical<br>Address | 11940 Jollyville<br>Suite 120-S<br>Austin<br>TX 78750<br>USA | Room 501A, Block A,<br>T-Share International Centre,<br>Taoyuan Road, Nanshan District,<br>Shenzhen, Guangdong, PRC | 1 Bergsig Avenue<br>Paarl<br>7646<br>South Africa |
| Postal<br>Address   | 11940 Jollyville<br>Suite 120-S<br>Austin<br>TX 78750<br>USA | Room 501A, Block A,<br>T-Share International Centre,<br>Taoyuan Road, Nanshan District,<br>Shenzhen, Guangdong, PRC | PO Box 3534 Paarl 7620 South Africa               |
| Tel                 | +1 512 538 1995                                              | +86 755 8303 5294<br>ext 808                                                                                        | +27 21 863 0033                                   |
| Email               | info@azoteq.com                                              | info@azoteq.com                                                                                                     | info@azoteq.com                                   |

Visit <u>www.azoteq.com</u> for a list of distributors and worldwide representation.

Patents as listed on www.azoteq.com/patents-trademarks/ may relate to the device or usage of the device.

Azoteq®, Crystal Driver®, IQ Switch®, ProxSense®, ProxFusion®, LightSense™, SwipeSwitch™, and the logo are trademarks of Azoteq.

